Claims
- 1. A cascaded multi-stage power amplifier, comprising:
a first stage amplifier configured to operate in a region of gain expansion; and a second stage amplifier coupled to the first stage amplifier and configured to operate in a region of gain compression.
- 2. The power amplifier of claim 1, wherein configuring the first stage and second stage amplifiers encompasses setting their bias voltages.
- 3. The power amplifier of claim 1, wherein the power amplifier is a radio frequency amplifier.
- 4. The power amplifier of claim 1, wherein the power amplifier includes at least one lateral diffusion metal oxide semiconductor power transistor.
- 5. The power amplifier of claim 1, wherein the cascaded first and second stage amplifiers exhibit a more linear gain than either stage alone.
- 6. The power amplifier of claim 1, wherein the intermodulation distortion of the cascaded first and second stage amplifiers is less than the intermodulation distortion of either stage alone.
- 7. The power amplifier of claim 1, the second stage includes a plurality of amplifiers in a parallel configuration.
- 8. The power amplifier of claim 7, wherein the plurality of amplifiers are independently configured at different operating points.
- 9. The power amplifier of claim 1, further comprising at least one controller circuit to bias the first stage and second stage amplifiers.
- 10. The power amplifier of claim 9, further comprising a memory store, wherein the at least one controller sets the bias to the first stage according to values found in the memory store.
- 11. The power amplifier of claim 1, wherein the first stage amplifier is adaptively configured as the output of the power amplifier is varied.
- 12. The power amplifier of claim 1, wherein the first stage amplifier is adaptively configured to compensate for temperature variations of the power amplifier.
- 13. A method to minimize intermodulation distortion of a multi-stage power amplifier, comprising:
configuring a first stage amplifier to operate in a region of gain expansion; and configuring a second stage amplifier, which is coupled to the first stage amplifier, to operate in a region of gain compression.
- 14. The method of claim 13, wherein configuring the first and second stage amplifiers results in a more linear gain than either stage alone.
- 15. The method of claim 13, wherein the intermodulation distortion of the cascaded first and second stage amplifiers is less than the intermodulation distortion of either stage alone.
- 16. The method of claim 13, wherein the amplifier is a radio frequency amplifier.
- 17. The method of claim 13, wherein the power amplifier includes at least one lateral diffusion metal oxide semiconductor power transistor.
- 18. The method of claim 13, wherein the first and second stage amplifiers exhibit a more linear gain than either stage alone.
- 19. The method of claim 13, wherein the second stage includes a plurality of amplifiers in a parallel configuration.
- 20. The method of claim 13, wherein configuring the first controller is accomplished according to values found in a memory store.
- 21. The power amplifier of claim 13, further comprising:
adaptively configuring the first stage amplifier as the output of the power amplifier is varied.
- 22. A machine-readable medium comprising at least one instruction to minimize intermodulation distortion of a multi-stage power amplifier, which when executed by a processor, causes the processor to perform operations comprising:
configuring a first stage amplifier to operate in a region of gain expansion; and configuring a second stage amplifier, which is coupled to the first stage amplifier, to operate in a region of gain compression.
- 23. The machine-readable medium of claim 22, further including at least one instruction to perform operations comprising:
adaptively configuring the first stage amplifier as the output of the power amplifier is varied.
RELATED APPLICATION
[0001] This application claims the benefit of U.S. Provisional patent application No. 60/199,372 filed on Apr. 21, 2000 (Attorney Docket No. 004711.P004Z).
Provisional Applications (1)
|
Number |
Date |
Country |
|
60199372 |
Apr 2000 |
US |