This invention relates to a method and apparatus for output current control.
In safety control systems, fault tolerance is of utmost importance. Fault tolerance is the ability to continue functioning in the event of one or more failures within the system.
Fault tolerance may be achieved by a number of different techniques, each with its specific advantages and disadvantages. One example of fault tolerance is known as Hardware Implemented Fault Tolerance (HIFT). HIFT means that the system relies on robust hardware circuits (as opposed to complex software algorithms) to perform the fault detection and redundancy management functions. A significant advantage HIFT has over software-implemented fault tolerance is that HIFT eliminates the overhead for communications between processors, leaving more time for controlling the process. This makes HIFT systems significantly faster and more dependable than systems using software-implemented fault tolerance.
An example of a HIFT system is a system which provides redundancy, in particular Triple Modular Redundancy (TMR). Using TMR, critical circuits are triplicated and perform identical functions simultaneously and independently. The data output from each of the three circuits is voted in a majority-voting circuit, before affecting the system's outputs. If one of the triplicated circuits fails, its data output is ignored. However, the system continues to output to the process the value (voltage, current level, or discrete output state) that agrees with the majority of the functional circuits. TMR provides continuous, predictable operation.
HIFT and TMR provides for automatic fault recovery with no disruption to system operation and ensures minimal fault detection periods.
Another approach to fault tolerance is the use of hot-standby modules. This approach provides a level of fault tolerance whereby the standby module maintains system operation in the event of module failure. With this approach there may be some disruption to system operation during the changeover period if the modules are not themselves fault-tolerant.
Fault tolerant systems ideally create a Fault Containment Region (FCR) to ensure that a fault within the FCR boundary does not propagate to the remainder of the system. This enables multiple faults to co-exist on different parts of a system without affecting operation.
Fault tolerant systems generally employ dedicated hardware and software test and diagnostic regimes that provide very fast fault recognition and response times to provide a safer system.
Commonly, it is possible to repair faults without interrupting system operation (known as hot replacement). For example active and standby modules may operate in parallel so that if an active module becomes faulty there is an automatic change over to a standby module.
Safety control systems are generally designed to be ‘fail-operational/fail-safe’. Fail operational means that when a failure occurs, the system continues to operate: it is in a fail-operational state. The system should continue to operate in this state until the failed module is replaced and the system is returned to a fully operational state.
An example of fail safe operation occurs, for example if, in a TMR system, a failed module is not replaced before a second failure in a parallel circuit occurs, the second failure should cause the TMR system to shut down to a fail-safe state.
Typical safety control applications include emergency and safety shutdown systems, process control, reactor control, wellhead control, turbine and compressor control, fire and gas detection and abatement, and are applicable to many industries including oil and gas production and refining, chemical production and processing, power generation, paper and textile mills and sewage treatment plants.
According to the invention there is provided an output module slice for controlling an output current comprising: an output field interface controller for controlling an input voltage to a first field effect transistor; an analogue to digital converter connected to read the current flowing through said first field effect transistor and to provide a digital signal dependent thereon to said output field interface controller.
Preferably the first field effect transistor is in series with a second field effect transistor and said second field effect transistor is enabled in dependence upon an external enable signal.
Preferably the interface controller is arranged in operation to control the input voltage to the first field effect transistor by generating a pulse ratio modulated signal.
In a preferred embodiment a load is connected to receive the current flowing through the first field effect transistor and in which the voltages on each side of the load are monitored via analogue to digital converters.
In a preferred arrangement each module slice receives an enable signal from another one of said plurality of modules, and in this case, preferably, the load is shared between said plurality of modules and said voltages are monitored by each of said plurality of modules.
The invention will now be described, by way of example only, with reference to the accompanying drawings in which:
Referring now to
If an internal circuit in the system fails, it is simply voted out. Comprehensive distributed voting both out-votes failures, preventing them from being propagated into the process, and simplifies the process of identifying where faults have occurred.
Referring now to
A Group Fail-Safe Switch (GFSS) 4228 connects a power source to a power rail 4229 and is arranged to disconnect the power rail 4229 from the power source in the event of more than one fault being detected that would otherwise result in a non-failsafe failure.
Two optical isolators 4220, 4221 serve to transmit and receive data to and from a field interface controller 4222. The field interface controller 4222 performs control and monitoring functions. It generates a high-frequency Pulse Ratio Modulation (PRM) signal used to control the gate voltage to a first field effect transistor 4223. The PRM signal is converted to a DC voltage signal by an RC filter 4224.
The first field effect transistor 4223 is connected in series with a second field effect transistor 4225. The first field effect transistor 4223 is controlled by the signal from the controller 4222 (operating in its linear region) to regulate the current through the transistor to a desired value. The second field effect transistor 4225 is disabled in the event that a fault is detected and thus disables any current output from the output module. A load 4227 is connected to the drain of the field effect transistor 4225 taking advantage of the natural current source characteristic of the output FET 4225.
An array of 12 bit Analogue to Digital Converters (ADC) 4226 converts a number of analogue signals to a digital signal for monitoring and diagnostic purposes.
The ADCs 4226 measure the following:
Resistor networks R1, R2, R3, R4, R5, R6 scale the load voltage measurements into the range of the ADCs 4226.
The current 4201 and the voltage 4202 are fed back to the controller 4222 to control the generation of the PRM signal as will now be described with reference to
A set point register 4301 is set by the controller 4222 in dependence upon an output current command value received from the optical isolator 4220. The set point is based on previously performed calibration. A multiplexer 4307 selects whether the monitored voltage 4202 or the monitored current 4201 is used to control the gate of the FET 4223. Usually the current 4201 is selected but in certain failure conditions the voltage 4202 may be selected.
A serial in parallel out register 4306 converts a serial A/D value of the monitored current to a parallel data signal.
A subtractor 4308 generates the difference between the set point value and the monitored current 4201 (or voltage 4202) to create an error term. After gain adjustment by a gain function block 4302 the error term is integrated into a 20 bit error sum register 4304 via ad adder 4303. The 16 most significant bits comprise a PRM command and are presented to the PRM Circuit 4305 to produce a high frequency digital signal which is externally low pass filtered by and used to drive the gate of the FET 4223.
Referring now to
The PRM command is used to set the ratio of one's to zero's in a PRM_OUT signal. When the command is zero, the PRM_OUT signal will be always zero. A command value of one will result in a single one every 216 (65536) (assuming a sixteen bit PRM implementation) clock periods, a command value of two will result in a single one every 32768 clock periods, etcetera, up to an command value of 65535, which will result in a single zero pulse every 65536 clock periods.
This is accomplished by accumulating an input value stored in a command register 4401 with a value in a SUM register 4403, and taking an unsigned arithmetic carry bit as the output. This has the effect of producing a digital output stream at PRM_OUT that has an optimally balanced distribution of one's and zero's within a sliding 216 (65536) clock window.
Referring back now to
Each output module slice is enabled by an output signal from the controller of a neighbouring output module such that the modules are connected in a circular fashion to produce a 2 out of 3 voted failsafe output current. i.e. (A and B) or (A and C) or (B and C) must be true to enable the output current to flow.
The module slices are also connected via an interslice link (ISL) not shown in the figure, which allows the three module slices to share and vote data between themselves, and to synchronize their operations in a coordinated fashion.
Fault tolerance and fault recovery is provided by software in each slice that continuously monitors the shared data from the other two slices. The analogue load voltage signal for each channel is shared by the three modules and is critical to each slice checking on the operation of the other slices.
It is to be recognised that various alterations, modifications, and/or additions may be introduced into the constructions and arrangements of parts described above without departing from the scope of the present invention as defined in the following claims.
Number | Date | Country | Kind |
---|---|---|---|
06114803 | May 2006 | EP | regional |
This application is related to and claims priority from U.S. Provisional Application No. 60/785,537 filed Mar. 24, 2006 entitled Fault Detection and Apparatus, which is incorporated fully herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4535378 | Endo et al. | Aug 1985 | A |
4539683 | Hahn et al. | Sep 1985 | A |
4679028 | Wilson | Jul 1987 | A |
5128625 | Yatsuzuka et al. | Jul 1992 | A |
5293082 | Bathaee | Mar 1994 | A |
5324989 | Thornton et al. | Jun 1994 | A |
5552881 | Jezwinski et al. | Sep 1996 | A |
5594439 | Swanson | Jan 1997 | A |
5621603 | Adamec et al. | Apr 1997 | A |
5774321 | Kim et al. | Jun 1998 | A |
5804979 | Lund et al. | Sep 1998 | A |
5867014 | Wrathall et al. | Feb 1999 | A |
5896263 | Terdan et al. | Apr 1999 | A |
5909660 | Foote et al. | Jun 1999 | A |
5920452 | Sullivan | Jul 1999 | A |
6061006 | Hopkins | May 2000 | A |
6125024 | LeComte et al. | Sep 2000 | A |
6320283 | Salim et al. | Nov 2001 | B1 |
6351835 | Sakaguchi | Feb 2002 | B1 |
6400163 | Melcher et al. | Jun 2002 | B1 |
6459599 | Agirmann et al. | Oct 2002 | B1 |
6557131 | Arabi | Apr 2003 | B1 |
6594129 | Baba et al. | Jul 2003 | B1 |
6653963 | Barrenscheen et al. | Nov 2003 | B1 |
6657464 | Balardeta et al. | Dec 2003 | B1 |
6768350 | Dickey | Jul 2004 | B1 |
20030043521 | Thiele | Mar 2003 | A1 |
20030063679 | Scrofano | Apr 2003 | A1 |
20040125007 | Pezzini | Jul 2004 | A1 |
20050135037 | Thiery et al. | Jun 2005 | A1 |
20050154945 | Haag et al. | Jul 2005 | A1 |
20050174273 | Luo et al. | Aug 2005 | A1 |
20050248477 | Jongsma et al. | Nov 2005 | A1 |
20060061303 | Hitoshi et al. | Mar 2006 | A1 |
Number | Date | Country |
---|---|---|
19750349 | May 1998 | DE |
0325786 | Aug 1989 | EP |
0789458 | Aug 1997 | EP |
1322139 | Jun 2003 | EP |
1545163 | Jun 2005 | EP |
WO 03107019 | Dec 2003 | GB |
55096708 | Jul 1980 | JP |
60236073 | Jan 1985 | JP |
08023244 | Jan 1996 | JP |
Number | Date | Country | |
---|---|---|---|
20080018516 A1 | Jan 2008 | US |
Number | Date | Country | |
---|---|---|---|
60785537 | Mar 2006 | US |