Claims
- 1. A method of extracting electrical characteristics from an integrated circuit layout, said method comprising:dividing said integrated circuit layout into areas with at least one extraction sub problem each; determining a set of physical parameters that define said extraction sub problem; selecting a machine learning model from a plurality of machine-learning models, said machine learning model trained with Bayesian inference; supplying said set of physical parameters to said machine-learning model; and calculating at least one electrical characteristic for said extraction sub problem by analyzing said set of physical parameters with said machine-learning model trained with Bayesian inference.
- 2. The method as claimed in claim 1 wherein said electrical characteristic comprises capacitance.
- 3. The method as claimed in claim 1 wherein said electrical characteristic comprises resistance.
- 4. The method as claimed in claim 1 wherein said extraction sub problem comprises a net.
- 5. The method as claimed in claim 1 wherein said extraction sub problem comprises a section of interconnect wiring.
- 6. The method as claimed in claim 1 wherein one of said set of physical parameters comprises a distance between a pair of interconnect lines.
- 7. The method as claimed in claim 1 wherein one of said set of physical parameters comprises a wire width.
- 8. The method as claimed in claim 1 wherein one of said set of physical parameters comprises a wire length.
- 9. The method as claimed in claim 1 wherein calculating at least one electrical characteristic for said extraction sub problem comprises:determining a capacitance per unit length for a subsection of interconnect wiring; and multiplying said capacitance per unit length by a length of said subsection of interconnect wiring.
- 10. A computer readable medium, said computer readable medium comprising an arranged set of computer instructions for:dividing an integrated circuit layout into areas with at least one extraction sub problem each; determining a set of physical parameters that define said extraction sub problem; selecting said extraction sub problem model from a plurality of extraction sub problem models, said extraction sub problem model trained by Bayesian inference; supplying said set of physical parameters to said extraction sub problem model trained with Bayesian inference; and calculating at least one electrical characteristic for said extraction sub problem by analyzing said set of physical parameters with said machine-learning model trained with Bayesian inference.
- 11. The computer readable medium as claimed in claim 10 wherein said electrical characteristic comprises capacitance.
- 12. The computer readable medium as claimed in claim 10 wherein said electrical characteristic comprises resistance.
- 13. The computer readable medium as claimed in claim 10 wherein said extraction sub problem comprises a net.
- 14. The computer readable medium as claimed in claim 10 wherein said extraction sub problem comprises a section of interconnect wiring.
- 15. The computer readable medium as claimed in claim 10 wherein one of said set of physical parameters comprises a distance between a pair of interconnect lines.
- 16. The computer readable medium as claimed in claim 10 wherein one of said set of physical parameters comprises a wire width.
- 17. The method as claimed in claim 10 wherein one of said set of physical parameters comprises a wire length.
- 18. The computer readable medium as claimed in claim 10 wherein a subset of computer instructions for calculating at least one electrical characteristic for said extraction sub problem performs the following:determining a capacitance per unit length for a subsection of interconnect wiring; and multiplying said capacitance per unit length by a length of said subsection of interconnect wiring.
Parent Case Info
This application claims the benefit of Provisional application Ser. Nos. 60/315,867 and 60/315,834, filed Aug. 25, 2001.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
Wang et al., “Accurate Parasitic Resistance Extraction fir Interconnection Analysis”, 1995, IEEE, Custom integrated circuits conference, 255-258. |
Provisional Applications (2)
|
Number |
Date |
Country |
|
60/315867 |
Aug 2001 |
US |
|
60/315834 |
Aug 2001 |
US |