IBM Tech. Dis. Bulletin; Subroutine Return/Call Stack; Apr., 1988; pp. 221-225. |
IBM Tech. Dis. Bulletin; Highly Accurate Subroutine Stack Prediction Mechanism; Mar., 1986; pp. 4635-4637. |
IBM Tech. Dis. Bulletin; Return Address Stack Cache; Apr., 1992; pp. 269-271. |
IBM Tech. Dis. Bulletin; Subroutine Return Address Stack; Dec. 1981; pp. 3255-3258. |
Yeh et al., A Comparison of Dynamic Branch Predictors that use Two Levels of Branch History; May, 1993; pp. 257-266. |
Yet et al., "Branch History Table Indexing to Prevent Pipeline Bubbles in Wide-Issue Superscalar Processors" Dec. 3, 1993; pp. 164-175. |
Yeh et al. "A Comprehensive Instruction Fetch Mechanism for a Processor Supporting Speculative Execution" 1992 IEEE; pp. 129-139. |
Johnny K.F. Lee, Hewlett-Packard and Alan Jay Smith, University of California, Berkeley; "Branch Prediction Strategies and Branch Target Buffer Design"; Jan. 1984; pp. 6-22. |
Shien-Tai Pan et al.; "Improving the Accuracy of Dynamic Branch Prediction Using Branch Correlation"; Published by Association for Computing Machinery, 1992, pp. 76-84. |
Tse-Yu Yeh and Yale N. Patt, University of Michigan; "Two-Level Adaptive Training Branch Prediction"; Published by the Association for Computing Machinery, 1991, pp. 51-61. |
Mike Johnson, Advanced Micro Devices; "Superscalar Microprocessor Design"; Published by Prentice Hall, 1991, pp. 57-85 and 261-273. |
TseYu Yeh and Yale N. Patt, Published by Association for Computing Machinery; "Alternative Implementations of Two-Level Adaptive Branch Prediction"; May 19-21, 1992, pp. 124-134. |
Popescu et al., "The Metaflow Architecture", IEEE Micro, Published Jun. 1991, pp. 10-13, and 63-73. |