| Hajime, et al., “A 2.5 GFLOPS 6.5 Million Polygons per Second, Four-Way VLIW Geometry Processor with SIMD Instructions and a Software Bypass Mechanism,” IEEE Journal of Solid-State Circuits, vol. 34, No. 11, IEEE (Nov. 1999) pp. 1619-1626 (corresponding to Paper No. 15.3, Higaki, et al., “A 2.5 GFLOPS 6.5 Million Polygons per Second 4-Way VLIW Geometry Processor with SIMD Instructions and a Software Bypass Mechanism,” 1999 IEEE International Solid-State Circuits Conference, San Francisco, CA, Feb. 15-17, 1999). |
| Hughes, J.K., PL/I Programming, John Wiley & Sons, Inc., pp. 5, 15-16, 74-75, 188-189, 327, 411-416, 423-424, and 689-690 (1973). |
| Heinrich, Joe, MIPS R4000 Microprocessor User's Manual, Second Edition, MIPS Technologies, 1994, pp. 154-155, 157, 159, 161, 168, 170-171, B-9, B-10, B-13, B-17, B-19, B-21, B-23, B-27, B-38, B-40 and B-62 (19 pages total). Note: The page count of this document was cited to us as listed here in an International Search Report from a MIPS PCT application. |
| AltiVec ® Technology Programming Environments Manual, Preliminary REV 0.2, May 1998, pp. 4-16 thru 4-19 (4 pages total). |
| American National Standards Institute, An American National Standard—IEEE Standard for Binary Floating-Point Arithmetic, (IEEE Std 754-1985), New York, New York, © 1985, pp. I-vi and 1-14. |
| 3DNow!™ Technology Manual, Advanced Micro Devices, 1998, pp. I-x and 1-62 (72 pages total). |
| TMS32010 User's Guide, Texas Instruments, 1983, p. 1183. |
| Copy of the International Search Report for PCT Application No. PCT/US00/03900, 6 pages, Mailed Jul. 20, 2000. |
| American National Standards Institute, An American National Standard—IEEE Standard for Binary Floating-Point Arithmetic, (IEEE Std 754-1985), New York, New York, ® 1985, pp. i-vi and 1-14. |
| “MIPS Extension for Digital Media with 3D”, MIPS Technologies, Inc., pp. 1-26 (Mar. 1997). |
| “MIPS IV Instruction Set”, Revision 3.2, MIPS Technologies, Inc., pages B-21, B-22, B-26, B-47, B-48, B-49, B-63, B-81, B-84, B-88, B-96 (Sep. 1995). |
| “MIPS V Instruction Set”, Revision 1.0, MIPS Technologies, Inc., pages B-1-B-37 (1996). |
| Thekkath et al., “An Architecture Extension for Efficient Geometry Processing”, pp. 1-23, Presented at Hot Chips 11, A Symposium of High-Performance Chips, Stanford University (Aug. 1999) (Submitted for conference review Jul. 14, 1999). |
| Ito, M. et al., “Efficient Initial Approximation for Multiplicative Division and Square Root by a Multiplication with Operand Modification”, IEEE Transactions on Computers 46(4): 495-498, IEEE (Apr. 1997). |
| Higaki, et al., “A 2.5 GFLOPS 6.5 Million Polygons per Second 4-Way VLIW Geometr Processor with SIMD Instructions and a Software Bypass Mechanism,” 1999 IEEE International Solid-State Circuits Conference, Paper No. 15.3, 11 pages, IEEE, San Francisco, CA, Feb. 15-17, 1999. |
| Sweetman, D., See MIPS Run, D. Penrose, Ed., Morgan Kaufmann Publishers, Inc., San Francisco, CA, pp. 91-114 and 149-173 (1999). |
| Uhler, M., “Optimizing Game Applications for the MIPS RISC Architecture”, 1999 Computer Game Developer's Conference, San Jose, California, 14 pages (Mar. 1999 Submitted for conference review Feb. 12, 1999). |
| Uhler, M., “Optimizing Game Applications for the MIPS RISC Architecture”, 1999 Computer Game Developer's Conference, San Jose, California, slides 1-22 (Mar. 1999). |