Number | Date | Country | Kind |
---|---|---|---|
6-003885 | Jan 1994 | JPX | |
6-004043 | Jan 1994 | JPX | |
6-165641 | Jul 1994 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
4943931 | Allen | Jul 1990 | |
5131073 | Furuta et al. | Jul 1992 | |
5166539 | Uchimura et al. | Nov 1992 | |
5208900 | Gardner | May 1993 | |
5276773 | Knauer et al. | Jan 1994 | |
5324991 | Furuta et al. | Jun 1994 | |
5350953 | Swenson et al. | Sep 1994 | |
5353383 | Uchimura et al. | Oct 1994 | |
5384896 | Sakaue et al. | Jan 1995 | |
5408585 | Burel | Apr 1995 | |
5440671 | Shiratani et al. | Aug 1995 | |
5450528 | Chung et al. | Sep 1995 | |
5467429 | Uchimura et al. | Nov 1995 | |
5473730 | Simard | Dec 1995 | |
5473731 | Seligson | Dec 1995 | |
5481646 | Furuta et al. | Jan 1996 | |
5490164 | Shimura | Feb 1996 | |
5519813 | Furuta et al. | May 1996 |
Entry |
---|
IEEE Journal of Solid-State Circuit, vol. 27, No. 12, 1 Dec. 1992, pp. 1862-1867, XP 000329038, Kuniharu Uchimura et al., "A High-Speed Digital Neural Network Chip with Low-Power Chain-Reaction Architecture". |
Neural Information Processing Systems, Editor D. Anderson, American Institute of Physics, 1987 Denver, pp. 573-583, Murray "Bit-Serial Neural Networks", p. 576, line 8, p. 578, line 13, Figures 3-5. |