This is a non-provisional application which claims the benefit of application Ser. No. 09/347,191, filed Jul. 20, 1999.
The invention relates to a method and apparatus for processing video pictures, in particular for large area flicker effect reduction.
More specifically the invention is closely related to a kind of video processing for improving the picture quality of pictures which are displayed on matrix displays like plasma display panels (PDP), display devices with digital micro mirror arrays (DMD) and all kind of displays based on the principle of duty cycle modulation (pulse width modulation) of light emission.
Although plasma display panels are known for many years, plasma displays are encountering a growing interest from TV manufacturers. Indeed, this technology now makes it possible to achieve flat colour panels of large size and with limited depths without any viewing angle constraints. The size of the displays may be much larger than the classical CRT picture tubes would have ever been allowed.
Referring to the latest generation of European TV sets, a lot of work has been made to improve its picture quality. Consequently, there is a strong demand, that a TV set built in a new technology like the plasma display technology has to provide a picture so good or better than the old standard TV technology.
A plasma display panel utilises a matrix array of discharge cells which could only be switched ON or OFF. Also unlike a CRT or LCD in which grey levels are expressed by analogue control of the light emission, in a PDP the grey level is controlled by modulating the number of light pulses per frame. This time-modulation will be integrated by the eye over a period corresponding to the eye time response.
For static pictures, this time-modulation, repeats itself, with a base frequency equal to the frame frequency of the displayed video norm. As known from the CRT-technology, a light emission with base frequency of 50 Hz, introduces large area flicker, which can be eliminated by field repetition in 100 Hz CRT TV receivers.
Contrary to the CRTs, where the duty cycle of light emission is very short, the duty cycle of light emission in PDPs is ˜50% for middle grey. This reduces the amplitude of the 50 Hz frequency component in the spectrum, and thus large area flicker artefact, but due to the larger size of PDPS, with a larger viewing angle, even a reduced large area flicker becomes objectionable in terms of picture quality. The present trend of increasing size and brightness of PDPs, will also contribute to aggravate this problem in the future.
It is an object of the present invention to disclose a method and an apparatus which reduces the large area flicker artefact in PDPs in particular for 50 Hz video norms, without incurring extra costs similar to those required by 100 Hz TV receivers.
This object is achieved by the measures claimed in claims 1, 5 or 11, 12.
According to the claimed solution in claim 1, the reduction of the large area effect is made by utilising an optimised sub-field organisation for the frame period. The sub-fields of a pixel are organised in two consecutive groups, and to a value of a pixel a code word is assigned which distributes the active sub-field periods equally over the two sub-field groups.
This solution has the effect that the 50 Hz frequency component substantially reduced compared to a sub-field organisation where only one sub-field group is used. The repetition of 50 Hz heavy lighting periods is substituted by a repetition of 100 Hz small lighting periods. By using this method virtually no extra costs are added, except for a slight increase in the PDP control complexity.
In order to be able to display also non-standard video signals with variations in the horizontal line synchronisation signal, like the ones generated by video recorders or video games, a vertical blanking period has also to be used where no sub-field is addressed. Here, it is advantageous when this vertical blanking period is replaced by two vertical blanking periods, inserted between every pair of consecutive sub-field groups. This is similar to what happens in 100 Hz CRT based TV receivers.
Advantageously, additional embodiments of the inventive method are disclosed in the respective dependent claims 2 to 4.
Advantageous embodiments for the apparatus disclosed in claim 5 are apparent from the dependent claims 6 to 10.
An inventive method for coding pixel values to achieve corresponding sub-field code words is apparent from claim 11. The corresponding apparatus using these sub-field code words for display driving is claimed in claim 12.
Exemplary embodiments of the invention are illustrated in the drawings and are explained in more detail in the following description.
In the figures:
In the field of video processing is an 8-bit representation of a luminance level very common. In this case each level will be represented by a combination of the following 8 bits:
To realise such a coding scheme with the PDP technology, the frame period will be divided in 8 lighting periods which are also very often referred to sub-fields, each one corresponding to one of the 8 bits. The duration of the light pulse for the bit 21=2 is the double of that for the bit 20=1. With a combination of these 8 sub-periods, we are able to build said 256 different grey levels. E.g. the grey level 92 will thus have the corresponding digital code word %1011100. It should be appreciated, that the sub-fields may consist of a number of small pulses with equal amplitude and equal duration. Without motion, the eye of the observer will integrate over about a frame period all the sub-periods and will have the impression of the right grey level. The above-mentioned sub-field organisation is shown in
Most of the developments for PDPs have been made for 60 Hz video standards, like NTSC. For these video standards it has been found that a refined sub-field organisation should better be used to avoid artefacts and improve picture quality.
An example of a commonly used sub-field organisation for 60 Hz video standards is shown in
A digital representation of the grey level 92 in this sub-field organisation is e.g. 000001111100. This figure is a 12 bit binary number corresponding to the 12 sub-fields. It will be used to control the lighting pulses for the corresponding pixel during a frame period. It should be noted, that there exist a few other possible 12 bit code words for the same grey level, due to the fact that there are seven sub-fields width identical weight.
In
The sub-fields are structured in two separate sub-field groups G1, G2.
One vertical frame blanking period has been replaced by two vertical frame blanking periods VFB1, VFB2, one at the end of the frame period and the other between the two sub-field groups.
The 2 sub-field groups are identical in terms of the six most significant sub-fields and different in terms of the least significant sub-field. The weight of the least significant sub-field is small and does not introduce significant large area flicker, and this is the reason why it is not necessary that they are also identical.
For large area flicker effect reduction a sub-field coding process that distributes luminance weight of a given pixel value symmetrically over the 2 sub-field groups is also applied. A small difference in luminance weight between the 2 sub-field groups, means a small 50 Hz luminance frequency component, and thus small levels of large area flicker. For the sub-field coding process there is no need of a complicated calculation. A corresponding table where the code words for the 256 different grey levels/pixel values are stored can be used. The coding process can best be explained with an example. Consider the grey level/pixel value 87. This number can be written in the following form:
87=3+44+40
87 has been split in three components. The first component, 3=(87 mod 4) is the component which is to be coded by the least significant sub-fields of the two sub-field groups. The second and third component, which must be multiples of 4 (because of the fact that the six most significant sub-fields in both groups have weights which are multiples of four) are made as equal as possible. If they cannot be made equal, as this is the case with 87, the second component, to be coded with the sub-fields of group 1, should be made greater by 4. In the example, 44 is to be coded with the sub-fields of group G1, and 40 is to be coded with the sub-fields of group 2. Using these rules, the final code is:
With this coding process, the difference in weight between the two sub-field groups is never greater than 5.
A second example will be explained with grey level/pixel value 92.
An apparatus according to the invention is shown in
For 60 Hz video norms the large area flicker effect is not so disturbing as for 50 Hz video standards. While the invention has been explained for 50 Hz video norms it is apparent, that it can also be used to improve the picture quality of 60 Hz video norms.
The blocks shown in
The invention is not restricted to the disclosed embodiments. Various modifications are possible and are considered to fall within the scope of the claims. E.g. the number and weights of the used sub-fields can vary from implementation to implementation.
All kinds of displays which are controlled by using different a PWM like control for grey-level variation can be used in connection with this invention.
Number | Date | Country | Kind |
---|---|---|---|
98115607 | Aug 1998 | EP | regional |
Number | Name | Date | Kind |
---|---|---|---|
5187578 | Kohgami et al. | Feb 1993 | A |
5602559 | Kimura | Feb 1997 | A |
5940142 | Wakitani et al. | Aug 1999 | A |
5982344 | Tokunaga | Nov 1999 | A |
6025818 | Okano | Feb 2000 | A |
6034656 | Yamamoto et al. | Mar 2000 | A |
6064356 | Shigeta | May 2000 | A |
6088012 | Shigeta et al. | Jul 2000 | A |
6091396 | Minami et al. | Jul 2000 | A |
6091398 | Shigeta | Jul 2000 | A |
6097358 | Hirakawa et al. | Aug 2000 | A |
6100939 | Kougami et al. | Aug 2000 | A |
6236380 | Wani et al. | May 2001 | B1 |
6323880 | Yamada | Nov 2001 | B1 |
6369782 | Shigeta | Apr 2002 | B2 |
6518977 | Naka et al. | Feb 2003 | B1 |
7057584 | Jeong | Jun 2006 | B2 |
Number | Date | Country |
---|---|---|
0444962 | Sep 1991 | EP |
0838799 | Apr 1996 | EP |
0774745 | May 1997 | EP |
9-218662 | Aug 1997 | JP |
Number | Date | Country | |
---|---|---|---|
20040160527 A1 | Aug 2004 | US |