This application claims benefit of priority under 35 U.S.C. §119(e) of U.S. Provisional Application Ser. No.60/086,910, filed May 27, 1998, which is hereby incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
5570005 | Hardee et al. | Oct 1996 | |
5661685 | Lee et al. | Aug 1997 | |
5727208 | Brown | Mar 1998 | |
5790469 | Wong | Aug 1998 | |
5815445 | Hull et al. | Sep 1998 |
Entry |
---|
Bursky, Dave, “Combination RAM/PLD Opens New Application Options”, Electronic Design, pp. 138-140, May 23, 1991. |
Intel Corporation “10 ns FLEXlogic FPGA with SRAM Option”, Intel®,iFX780, pp. 2-24-2-46, Nov. 1993. |
Ngai, Tony Kai-Kit, “An SRAM-Programmable Field-Reconfigurable Memory”, Department of Electrical Engineering, University of Toronto, Thesis for Master of Applied Science, 1994. |
Altera Corporation APEX 20K Programmable Logic Device Family, ALTERA®, Oct. 1998, ver.1. |
Number | Date | Country | |
---|---|---|---|
60/086910 | May 1998 | US |