This is a divisional of application Ser. No. 09/048,241, filed Mar. 25, 1998, issued as U.S. Pat. No. 6,219,774, which is a continuation of application Ser. No. 482,239, filed Jun. 7, 1995 and issued as U.S. Pat. No. 5,774,686. Ser. No. 08/386,931, titled “Method and Apparatus for Transitioning Between Instruction Sets in a Processor,” filed Feb. 10, 1995, Pending.
Number | Name | Date | Kind |
---|---|---|---|
5481684 | Richter et al. | Jan 1996 | A |
5481693 | Blomgrem et al. | Jan 1996 | A |
5530881 | Inagami et al. | Jun 1996 | A |
5542059 | Blomgrem | Jul 1996 | A |
5598546 | Blomgren | Jan 1997 | A |
5638525 | Hammond et al. | Jun 1997 | A |
5740461 | Jagger | Apr 1998 | A |
5802382 | Greenberger et al. | Sep 1998 | A |
5854913 | Goetz et al. | Dec 1998 | A |
5968162 | Yard | Oct 1999 | A |
5995743 | Kahle et al. | Nov 1999 | A |
6021265 | Nevill | Feb 2000 | A |
6038661 | Yoshioka et al. | Mar 2000 | A |
Entry |
---|
Shanley, Tom and Anderson, Don, ISA System Architecture, Chapters 5, 8, 10, and 18, Published by Mindshare, Inc. Second Edition Oct. 1993. |
I486 Microprocessor Programmer's Reference Manual, Intel Corporation, 1990, pp. 1-1-1-9, 2-2-2-24, 3-1-3-34, 4-1-4-11, 5-1-5-25, 6-1-6-25, 7-1-7-15, 8-1-8-8, 9-1-9-26, 19-1-19-6, 21-1-21-5, 22-1-22-12, 23-1-23-15, 24-1-24-8, 26-1-26-289. |
Kane, Gerry and Heinrich, Joe, MIPS RISC Architecture, pp. 1-1-4-30, 6-1-6-57, 9-1-9-12, Published by Prentiss-Hall, Inc. 1992. |
Wyant, Gregg and Hammerstrom, Tucker, How Microprocessors Work, Intel Corporation 1994, pp. 78-102, 199-185. |
Number | Date | Country | |
---|---|---|---|
Parent | 08/482239 | Jun 1995 | US |
Child | 09/048241 | US |