Claims
- 1. A display controller for controlling a flat panel display, comprising:an output driver for outputting a clock signal to a flat panel display; an input driver, coupled to said output driver, for feeding back the clock signal to the flat panel display controller; a counter having a reset input coupled to a said input driver, for counting an independently generated clock signal and outputting a carry signal when a predetermined count is reached; and a flat panel power control sequence circuit, coupled to said counter, for receiving the carry signal and shutting off power to flat panel display in response to the carry signal, wherein said counter further comprises an enable input coupled to a display enable signal, for enabling and disabling said counter in response to the display enable signal such that said counter is disabled during vertical and horizontal retrace intervals.
- 2. The display controller of claim 1, wherein said independently generated clock signal comprises an external oscillator.
- 3. The display controller of claim 2 wherein the clock signal comprises a pixel clock signal and the independently generated clock signal comprises a 3 to 14 Mhz external clock.
- 4. The display controller of claim 2 wherein the clock signal comprises a line clock signal and the independently generated clock signal comprises 32 Khz clock signal.
- 5. The display controller of claim 1 wherein the clock signal comprises a field timing signal and the independently generated clock signal comprises a line clock signal.
- 6. A computer comprising:a flat panel LCD display; a display controller, coupled to said flat panel LCD display for generating timing and control signal for controlling said flat panel LCD display, said display controller comprising: output driver for outputting a clock signal to a flat panel display; an input driver, coupled to said output driver, for feeding back the clock signal to the flat panel display controller; a counter having a reset input coupled to a said input driver, for counting an independently generated clock signal and outputting a carry signal when a predetermined count is reached; and a flat panel power control sequence circuit, coupled to said counter, for receiving the carry signal and shutting off power to flat panel display in response to the carry signal, wherein said counter further comprises an enable input coupled to a display enable signal, for enabling and disabling said counter in response to the display enable signal such that said counter is disabled during vertical and horizontal retrace intervals.
- 7. The computer of claim 6, wherein the independently generated clock signal comprises an external oscillator.
- 8. The computer of claim 7 wherein the clock signal comprises a pixel clock signal and the independently generated clock signal comprises a 3 to 14 Mhz external clock.
- 9. The computer of claim 7 wherein the clock signal comprises a line clock, signal and the independently generated clock signal comprises 32 Khz clock signal.
- 10. The computer of claim 6 wherein the clock signal comprises a field timing signal and the independently generated clock signal comprises a line clock signal.
- 11. The method of controlling a flat panel display so as to prevent damage to the flat panel display in the event a clock signal is interrupted, the method comprising the steps of:outputting a clock signal through an output driver to a flat panel display, feeding back the clock signal from the output driver through an input driver, counting, in a counter, an independently generated clock signal, resetting the counter with the clock signal, outputting, from the counter, a carry signal when a predetermined count is reached, receiving the carry signal in a flat panel power control circuit and shutting off power to flat panel display in response to the carry signal, and enabling and disabling said counter in response to a display enable signal such that said counter is disabled during vertical and horizontal retrace intervals.
- 12. The method of claim 11, wherein the independently generated clock signal comprises an external oscillator.
- 13. The method of claims 12 wherein the clock signal comprises a pixel clock signal and the independently generated clock signal comprises a 3 to 14 Mhz external clock.
- 14. The method of claim 12 wherein the clock signal comprises a line clock signal and the independently generated clock signal comprises 32 Khz clock signal.
- 15. The method of claim 11 wherein the clock signal comprises a field timing signal and the independently generated clock signal comprises a line clock signal.
- 16. A display controller for controlling a flat panel display, comprising:an output driver for outputting a clock signal to a flat panel display; an input driver, coupled to said output driver, for feeding back the clock signal to the flat panel display controller; a counter having a reset input coupled to a said input driver, for counting an independently generated clock signal and outputting a carry signal when a predetermined count is reached; a flat panel power control sequence circuit, coupled to said counter, for receiving the carry signal and shutting off power to flat panel display in response to the carry signal; and an edge detector, coupled to the input driver, for detecting an edge transition of a signal from the input driver and outputting a signal upon detection of such an edge transition to the reset input of said counter.
- 17. The display controller of claim 16, further comprising:a MUX, coupled to said edge detector and said counter, for MUXing the signal from the edge detector with a divided signal from the edge detector, said MUX being switched by a window signal indicating the presence of a retrace period.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of Ser. No. 08/572,905 entitled “METHOD AND APPARATUS FOR PROVIDING LCD PANEL PROTECTION IN AN LCD DISPLAY CONTROLLER” filed on Dec. 22, 1995 now abandoned.
US Referenced Citations (26)
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/572905 |
Dec 1995 |
US |
Child |
08/704842 |
|
US |