“A 160-Gb/s ATM Swithcing System using an Internal Speed-up Crossbar Switch,” Genda, et al, NTT Network Systems Laboratories, NTT Electronics Technology, Inc., NTT LSI Laboratories, Nov. 28, 1994, pp. 123-133. |
“ATM Switch Architectures with Input-Output Buffering: Effect of Input Traffic . . . ,” Badran, et al, Computer Networks and ISND Systems, May 26, 1994, Issue No. 9, pp. 1187-1213. |
“Draft Standard P802.10/D7” IEEE Standards for Local and Metropolitan Area Networks: Virtual Bridged Local Area Networks, Oct. 3, 1997, XP002103631. |
Anderson T., Owicki S., Saxe J., Thacker C., “High Speed Switch Scheduling for Local Area Networks”, Proc. Fifth Internt. Conf. on Architectural Support for Programming Languages and Operating Systems, Oct. 1992, pp. 98-110. |
Bennett J. and Zhang H., “WF2Q--Worst-case Fair Weighted Fair Queuing”, Proc. IEEE INFOCOM '96. |
Chang C-Y et al.: “A Broadband Packet Switch Architecture with Input and Output Queuing” Proceedings of the Global Telecommunications Conference (Globecom), San Francisco, Nov. 28-Dec. 2, 1994, vol. 1, Nov. 28, 1994, pp. 448-452, XP000488590 Institute of Electrical and Electronics Engineers. |
Charny A., “Hierarchical Relative Error Scheduler: An Efficient Traffic Shaper for Packet Switching Networks,” Proc. NOSSDAV '97, May 1997, pp. 283-294. |
Guerin R. and Sivarajan K., “Delay and Throughput Performance of Speeded-up Input-Queuing Packet Switches,” IBM Research Report RC 20892, Jun. 1997. |
Liu N. H. et al., “A New Packet Scheduling Algorithm for Input-Buffered Multicast Packet Switches” IEEE Global Telecommunications Conference, Phoenix, Arizona, Nov. 3-8, 1997, vol. 3, Nov. 3-8, 1997, vol. 3, Nov. 3, 1997, pp. 1695-1699, XP000737812 Institute of Electrical and Electronics Engineers. |
Mark B. L. et al; “Large Capacity Multiclass ATM Core Switch Architecture” ISS '97, World Telecommunications Congress, (International Switching Symposium), Global Network Evolution: Convergence or Collission? Toronto, Sep. 21-26, 1997, vol. 1, Sep.21, 1997, pp. 417-423 XP0000720547. |
McKeown N., “Scheduling Algorithms for Input-Queued Cell Switches,” Ph.D.Thesis, Univ. of California, Berkeley, May 1995. |
McKeown N., Anatharam V, and Warland J., “Achieving 100% Throughput in an Input-Queued Switch,” Proc. IEEE INFOCOM '96, Mar. 1996, pp. 296-302. |
McKeown N., Izzard M., Mekkittikul A., Ellersick W. and Horowitz M., “The Tiny Tera: A Packet Switch Core.” |
McKeown N., Prabahaker B., and Zhu M., “Matching Output Queuing with Combined Input and Output Queuing, ”Proc. 35th Annual Allerton Conference on Communications, Control, and Computing, Monticello, Illinois, Oct. 1997. |
Parekh, A., “A Generalized Processor Sharing Approach to Flow Control in Integrated Services Networks”, MIT, Ph.D. dissertation, Jun. 1994. |
Prabhaker B. and McKeown N., “On the Speedup Required for Combined Input and Output Queued Switching,” Computer Systems Lab. Technical Report CSL-TR-97-738, Stanford University. |
Prabhaker B. et al.: “Multicast Scheduling for Input-Queued Switches” IEEE Journal on Selected Areas in Communications, vol. 15, No. 5, Jun. 1997, pp. 855-866, XP000657037 see paragraph 1. |
Stiliadis D. and Varma, A., “Frame-Based Fair Queuing: A New Traffic Scheduling Algorithm for Packet Switch Networks”, Proc. IEEE INFOCOM '96. |
Zhang L., “A New Architecture for Packet Switched Network Protocols,” Massachusetts Institute of Technology, Ph.D. Dissertation, Jul. 1989. |
Stiliadis D. and Varma, A., “Frame-Based Fair Queuing: A New Traffic Scheduling Algorithm for Packet Switch Networks”, Proc. IEEE INFOCOM '96. |