Claims
- 1. An apparatus, comprising:a) a white noise source that produces white noise for processing; b) a gain stage coupled to said white noise source, said gain stage including an amplifier to produce amplified white noise; c) a noise shaping stage coupled to said gain stage to produce shaped white noise having less 1/f noise and offset than said amplified white noise; and d) a decision circuit coupled to said noise shaping stage that decides whether said shaped white noise is a 1 or 0.
- 2. The apparatus of claim 1 further comprising a differential signal path through said gain stage.
- 3. The apparatus of claim 1 wherein said white noise source further comprises a resistor.
- 4. The apparatus of claim 1 wherein said amplifier further comprises an open loop amplifier.
- 5. The apparatus of claim 4 wherein said gain stage further comprises a plurality of open loop amplifiers.
- 6. The apparatus of claim 1 wherein said noise shaping stage further comprises a second amplifier.
- 7. The apparatus of claim 6 wherein said noise shaping stage further comprises a switch coupled to said second amplifier, said switch coupled to a clock signal.
- 8. The apparatus of claim 6 wherein said noise shaping stage further comprises a chopper switch coupled to said second amplifier, said chopper switch coupled to a chop signal.
- 9. The apparatus of claim 8 wherein said chop signal is coupled to a random number generator.
- 10. The apparatus of claim 9 wherein said random generator is a pseudo random number generator.
- 11. The apparatus of claim 10 wherein said random generator is driven by a second white noise source.
- 12. The apparatus of claim 1 wherein said decision circuit is a zero crossing detector.
- 13. An apparatus, comprising:a) a white noise source that produces white noise for processing; b) a gain stage differentially coupled to said white noise source, said gain stage having a cascade of open loop amplifiers to produce amplified white noise; c) a noise shaping stage differentially coupled to said gain stage to produce shaped white noise having less 1/f noise and offset than said amplified white noise; and d) a decision circuit differentially coupled to said noise shaping stage that decides whether said shaped white noise is a 1 or 0.
- 14. The apparatus of claim 13 wherein said noise shaping stage further comprises a correlated double sampling circuit.
- 15. The apparatus of claim 13 wherein said noise shaping stage further comprises a chopper circuit.
- 16. The apparatus of claim 13 wherein said cascade of open loop amplifiers further comprise identically designed open loop amplifiers.
- 17. The apparatus of claim 13 wherein one of said cascade of open loop amplifiers has an open loop gain less than or equal to 20 dB.
- 18. The apparatus of claim 13 wherein one of said cascade of open loop amplifiers has a 3 dB bandwidth greater than or equal to 100 MHz.
- 19. The apparatus of claim 13 wherein the gain of said gain stage is between 40 and 60 dB inclusive.
- 20. A method, comprising:a) differentially coupling white noise into a gain stage; b) differentially amplifying said white noise with an amplifier to produce a first white noise signal; c) reducing 1/f noise and offset voltage from said first white noise signal to produce a second white noise signal; and d) deciding whether said second white noise signal is a 1 or 0 to produce a random sequence signal.
- 21. The method of claim 20 further comprising sending said random sequence signal to a destination.
- 22. The method of claim 20 further comprising scrambling a data signal with said random sequence signal to produce a scrambled signal.
- 23. The method of claim 22 further comprising sending said scrambled signal across a network to a destination.
- 24. The method of claim 23 further comprising receiving said random sequence signal at said destination, then descrambling said scrambled signal with said random sequence signal.
PRIORITY
This application claims the benefits of the filing date for U.S. Provisional Application No. 60/133,787, filed May 12, 1999, entitled INTEGRATED RANDOM NOISE GENERATOR BASED ON THERMAL NOISE FOR CRYPTOGRAPHY APPLICATIONS.
US Referenced Citations (5)
Non-Patent Literature Citations (2)
| Entry |
| “An Integrated Analog/Digital Random Noise Source,” W.T. Holman, J.A. Connelly, A.B. Dowlatabadi, IEEE Transactions on Circuits and Systems, vol. 44, No. 6, pp. 521-528, Jun. 1997. |
| “A High-Speed CMOS Comparator with 8-b Resolution,” G.M. Yin, F.O. Eynde, W. Sansen, IEEE Journal of Solid-State Circuits, vol. 27, No. 2, pp. 208-211, Feb. 1992. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/133787 |
May 1999 |
US |