Method and apparatus for reducing output variation by sharing analog circuit characteristics

Abstract
A scheme to reduce output variations in a column driver for a flat-panel display by sharing the characteristics of analog circuit is disclosed. An input multiplexer is provided between two neighboring digital inputs, and an output multiplexer is provided between two neighboring analog outputs so that the characteristics of neighboring analog circuits can be shared by multiplexing. The averaging effect by sharing reduces variations in the output. The multiplexing may be done either in time division or on a frame-by-frame basis.
Description
BACKGROUND OF THE INVENTION

1. Technical Field


This invention in general relates to semiconductor circuits. More specifically, this invention relates to circuits for sharing analog circuit characteristics in flat-panel displays to compensate for variations in the outputs.


2. Description of the Related Art



FIG. 1 shows a conventional driver circuit for a flat panel display in general. Each digital input is converted to an analog value by a digital-to-analog (D/A) converter and buffered before an output is generated. For example, Data 1 of n-bits is converted by D/A1 to an analog value, which is then buffered to produce Out1.


Ideally, one digital input should produce the same analog output in different columns. In practice, however, for the same digital input, there are column-to-column deviations in the output because there are variations in the analog characteristics of the D/A converters and buffers due to many reasons such as processing variations.


Therefore, there is a need for a scheme to compensate for the output deviations due to variations in the analog circuit characteristics.


SUMMARY OF THE INVENTION

It is an object of the present invention to compensate for any output deviations due to variations in the analog circuit characteristics.


The foregoing and other objects are accomplished by sharing the characteristics of multiple neighboring analog circuits. Provided for each column are an input multiplexer for multiplexing neighboring digital inputs into one and an output multiplexer for multiplexing neighboring analog outputs into one. Sharing the characteristics of the neighboring analog circuits through multiplexing may be done in time division. Alternatively, sharing the characteristics of the neighboring analog circuits may be done on a frame basis. For example, at every n frames, different analog circuits may be selected for driving the outputs.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a schematic of a prior art output driver.



FIG. 2 is a schematic of an output driver of the present invention using multiplexing.



FIGS. 3A and 3B are illustrations of an averaging effect by sharing the characteristics of neighboring analog circuits.





DETAILED DESCRIPTION OF THE INVENTION


FIG. 2 shows a scheme of the present invention for reducing output variation. The driver circuit shown in FIG. 2 includes multiple columns, where each column corresponds to one of the digital inputs (Data1, Data2, . . . , DataX) and one of the analog outputs (Out1, Out2, . . . , Outx), respectively. The driver circuit includes a plurality of input multiplexers (In-MUX1, In-MUX2, . . . , In-MUXx), and each input multiplexer selects an input from a plurality of the digital inputs (Data1, Data2, . . . , DataX). The driver circuit also includes a plurality of digital-to-analog converters (D/A1, D/A2, . . . , D/Ax), and each digital-to-analog converter connects to one of the input multiplexers to receive input from the corresponding input multiplexer and generate analog output data corresponding to the received digital input data. The driver circuit also includes a plurality of buffers (Buffer1, Buffer2, . . . , Bufferx), and each buffer is connected to one of the digital-to-analog converters to receive and buffer the corresponding analog output data. The driver circuit also includes a plurality of output multiplexers for outputting the analog outputs (Out1, Out2, . . . , Outx), and each output multiplexer selects an input from a plurality of buffers to output the analog output data. In other words, each column is provided with an input multiplexer (In-MUX) for selecting among inputs from multiple neighboring digital inputs and an output multiplexer (Out-MUX) selecting one among outputs from multiple neighboring analog outputs. For example, In-MUX2 is provided for the column corresponding to Data2 and Out2 to select one among three inputs, Data1, Data2, and Data3. Similarly, Out-MUX2 is provided for the column corresponding to Data2 and Out2 to select one among three outputs Buffer1, Buffer2, and Buffer3. The input multiplexers and the output multiplexers are controlled to select different digital-to-analog converters in different time slots for driving the analog outputs, whereby the analog outputs from the driver share neighboring analog characteristics of the digital-to-analog converters used.



FIGS. 3A and 3B illustrate an averaging effect obtained by sharing the characteristics of the analog circuits. The example shows the case where the effective output time is divided into three time slots, and a different analog circuit drives the output during each time slot. The averaging effect reduces the output variations to any variation in the analog device characteristics. For example, referring to FIG. 2 in conjunction with FIGS. 3A and 3B, input multiplexers In-MUX3, In-MUX2, and In-MUX4 correspond to digital inputs Data3, Data2, and Data4, respectively. In-MUX2 selectively outputs Data3 during a first time slot (“ts” or period), In-MUX3 selectively outputs Data3 during a second time slot, and In-MUX4 selectively outputs the Data3 during a third time slot. D/A converters, D/A3, D/A2, and D/A4, are coupled to In-MUX3, In-MUX2, and In-MUX4, respectively. D/A2 converts the output of In-MUX2 to analog output data Out3 during the first time slot, D/A3 converts the output of In-MUX3 to analog output data Out3 during the second time slot, and D/A4 converts the output of In-MUX4 to analog output data Out3 during the third time slot. Buffer2 buffers the analog output data Out3 received from the D/A2 during the first time slot, Buffer3 buffers the analog output data Out3 received from the D/A3 during the second time slot, and Buffer4 buffers the analog output data Out3 received from the D/A4 during the third time slot. Output multiplexer Out-MUX3 selectively outputs the analog output data Out3 received from D/A2 and Buffer2 during the first time slot, selectively outputs the analog output data Out3 received from D/A3 and Buffer3 during the second time slot, and the analog output data Out3 received from D/A4 and Buffer4 during the third time slot. Therefore, during the first time slot, the digital input Data3 is selected by In-MUX2, converted to analog output data Out3 by D/A2, which is buffered by Buffer2, and selectively output by Out-MUX3. During the second time slot, the digital input Data3 is selected by In-MUX3, converted to analog output data Out3 by D/A3, which is buffered by Buffer3, and selectively output by Out-MUX3. During the third time slot, the digital input Data3 is selected by In-MUX4, converted to analog output data Out3 by D/A4, which is buffered by Buffer4, and selectively output by Out-MUX3. As a result, the analog characteristics of D/A2 and Buffer2, D/A3 and Buffer3, and D/A4 and Buffer4 are averaged during the effective output time including the first time slot, the second time slot, and the third time slot, when generating the output data Out3, as shown in FIGS. 3A and 3B.


Sharing the characteristics of the analog circuits may be done on a frame-by-frame basis. For example, in every n frames, the multiplexers may switch the analog circuits driving the outputs.


While the invention has been described with reference to preferred embodiments, it is not intended to be limited to those embodiments. It will be appreciated by those of ordinary skilled in the art that many modifications can be made to the structure and form of the described embodiments without departing from the spirit and scope of this invention.

Claims
  • 1. A driver circuit for a display device for converting digital input data corresponding to a plurality of columns of the display device including at least a first column, a second column, and a third column to analog output data corresponding to the plurality of columns, comprising: a plurality of input multiplexers including at least a first input multiplexer, a second input multiplexer, and a third input multiplexer corresponding to the first column, the second column, and the third column, respectively, the second input multiplexer selectively outputting first digital input data for driving the first column during a first period, the first input multiplexer selectively outputting the first digital input data during a second period, and the third input multiplexer selectively outputting the first digital input data during a third period;a plurality of digital-to-analog converters including at least a first digital-to-analog converter, a second digital-to-analog converter, and a third digital-to-analog converter coupled to the first input multiplexer, the second input multiplexer, and the third input multiplexer, respectively, the second digital-to-analog converter converting the first digital input data received from the second input multiplexer to first analog output data during the first period, the first digital-to-analog converter converting the first digital input data received from the first input multiplexer to the first analog output data during the second period, and the third digital-to-analog converter converting the first digital input data received from the third input multiplexer to the first analog output data during the third period; anda plurality of output multiplexers including at least a first output multiplexer, a second output multiplexer, and a third output multiplexer corresponding to the first, second and third columns, respectively, the first output multiplexer selectively outputting the first analog output data received from the second digital-to-analog converter during the first period and selectively outputting the first analog output data received from the first digital-to-analog converter during the second period and selectively outputting the first analog output data received from the third digital-to-analog converter during the third period to drive the first column with the first analog output data.
  • 2. The driver circuit of claim 1, wherein the first column is adjacent to the second column and the third column.
  • 3. The driver circuit of claim 1, further comprising a plurality of buffers including at least a first buffer, a second buffer, and a third buffer, the second buffer buffering the first analog output data received from the second digital-to-analog converter for outputting to the first output multiplexer during the first period, the first buffer buffering the first analog output data received from the first digital-to-analog converter for outputting to the first output multiplexer during the second period, and the third buffer buffering the first analog output data received from the third digital-to-analog converter for outputting to the first output multiplexer during the third period.
RELATED APPLICATION

This application claims the benefit of co-pending U.S. Provisional Application Ser. No. 60/325,258, filed Sep. 26, 2001, entitled “Method and Apparatus for Reducing Output Variation by Sharing Analog Circuit Characteristics.”

US Referenced Citations (36)
Number Name Date Kind
5170158 Shinya Dec 1992 A
5572211 Erhart et al. Nov 1996 A
5670973 Bassetti et al. Sep 1997 A
5684502 Fukui et al. Nov 1997 A
5689280 Asari et al. Nov 1997 A
5747363 Wei et al. May 1998 A
5754157 Kuwata et al. May 1998 A
5764212 Nishitani et al. Jun 1998 A
5786799 Matsui et al. Jul 1998 A
5818409 Furuhashi et al. Oct 1998 A
5852429 Scheffer et al. Dec 1998 A
5877738 Ito et al. Mar 1999 A
5900856 Iino et al. May 1999 A
6040815 Erhart et al. Mar 2000 A
6097352 Zavracky et al. Aug 2000 A
6252572 Kurumisawa et al. Jun 2001 B1
6373459 Jeong Apr 2002 B1
6417827 Nagao et al. Jul 2002 B1
6483497 Iino et al. Nov 2002 B1
6522317 Satou et al. Feb 2003 B1
6611246 Ito Aug 2003 B1
6664943 Nakajima et al. Dec 2003 B1
6750839 Hogan Jun 2004 B1
6847369 Lavelle et al. Jan 2005 B1
6856308 Akimoto et al. Feb 2005 B1
20010028346 Kudo et al. Oct 2001 A1
20010038385 Negoi et al. Nov 2001 A1
20010050662 Kota et al. Dec 2001 A1
20020149608 Bu et al. Oct 2002 A1
20020158585 Sundahl Oct 2002 A1
20030011298 Palanisamy Jan 2003 A1
20040056852 Shih et al. Mar 2004 A1
20040174347 Sun et al. Sep 2004 A1
20040227713 Sun Nov 2004 A1
20050052379 Waterman Mar 2005 A1
20050225517 Sun Oct 2005 A1
Foreign Referenced Citations (3)
Number Date Country
837446 Apr 1998 EP
2000-172236 Jun 2000 JP
2000-258751 Sep 2000 JP
Related Publications (1)
Number Date Country
20030058233 A1 Mar 2003 US
Provisional Applications (1)
Number Date Country
60325258 Sep 2001 US