Claims
- 1. A radio frequency (RF) power transistor circuit comprising:an RF power transistor with a gate/base, a drain/collector and a source/emitter; an output matching network connected between said drain/collector and an RF output of said RF power transistor circuit; a first bias de-coupling network connected between said drain/collector and a supply voltage of said RF power transistor circuit; and a second bias de-coupling network connected in series with a capacitor and an inductor connected in parallel and together connected between said drain/collector and said supply voltage.
- 2. The RF power transistor circuit of claim 1 wherein said output matching network, said first bias de-coupling network, said second bias de-coupling network, said capacitor, and said inductor are packaged together yet separately from said RF power transistor.
- 3. A method of biasing an RF power transistor in an RF power transistor circuit within an integrated circuit (IC) package, said method comprising:generating a first biasing current within said IC package; feeding said first biasing current generated to a low RF impedance point in said RF power transistor circuit to bias said RF power transistor; generating a second biasing current separate and distinct from said first biasing current; and feeding said second biasing current generated to said low RF impedance point in said RF power transistor circuit to further bias said RF power transistor and substantially reduce hysteresis.
- 4. The method of claim 3 wherein generating said first biasing current and said second biasing current each include generating a drain/collector biasing current.
- 5. The method of claim 3 wherein feeding said second biasing current generated to said low RF impedance point in said RF power transistor circuit to bias said RF power transistor includes feeding said second biasing current generated through a dedicated terminal on said IC package connected to said low RF impedance point.
- 6. A radio frequency (RF) power transistor circuit comprising:an RF power transistor with a gate/base, a drain/collector and a source/emitter; an output matching network connected between said drain/collector and an RF output of said RF power transistor circuit; a first bias de-coupling network connected between said drain/collector and a supply voltage of said RF power transistor circuit; and a second bias de-coupling network connected in series with a quarter-wavelength resonator and together connected between said drain/collector and said supply voltage.
- 7. The RF power transistor circuit of claim 6 wherein said output matching network, said first bias de-coupling network, said second bias de-coupling network, and said quarter-wavelength resonator are packaged together yet separately from said RF power transistor.
CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation-in-part of U.S. patent application Ser. No. 9/469,222 filed on Dec. 22, 1999.
US Referenced Citations (6)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/469222 |
Dec 1999 |
US |
Child |
09/658668 |
|
US |