Mirsky, Ethan A., “Coarse-Grain Reconfigurable Computing,” Thesis submitted at the Massachusetts Institute of Technology, Jun. 1996. |
Hon, et al., “Reinventing Computing,” Mar. 1996, MIT A1 Lab; p. 1. |
Baker, “Programming silicon,” Aug. 28, 1995, Electronic Engineering Times, p. 73. |
Brown, “Smart Compilers Puncture Code Bloat,” Oct. 9, 1995, Electronic Engineering Times, pp. 38 and 42. |
Snyder. “A Taxonomy of Synchronous Parallel Machines,” Proceedings of the 1988 International Conference on Parallel Processing, Aug. 15-19, 1998, pp. 281-285. |
Gray, et al., “Configurable Hardware: A New Paradigm for Computation,” 1989, Massachusetts Institute of Technology, pp. 279-296. |
Carter, et al, “A User Programable Reconfigurable Logic Array,” IEEE 1986 Custom Integrated Circuits Conference, pp. 233-235. |
Valero-Garcia, et al., “Implementation of Systolic Algorithms Using Pipelined Functional Units,” IEEE Proc. on the Int'l Conf. on Application Specific Array Processors, Sep. 5-7, '90, pps 273-283. |
Razdan, et al., “A High-Performance Microarchitecture with Hardware-Progammable Functional Units,” Micro-27 Proc. 27th Ann. Int'l Symposium on Microarchitecture, Nov. 30-Dec. 2 '94 pp 172-80. |
Guo, et al., “A Novel Programmable Interconnect Architecture with Decoded Ram Storage,” Proceedings of the IEEE Custom Integrated Circuits Conference, May 1-4, 1994, pps 193-196. |
Vuillemin et al., “Programmable Active Memories: Reconfigurable Systems Come of Age,” IEEE Transactions on VLSI Systems, 1995, pp. 1-15. |
Johnson, et al., “General-Purpose Systolic Arrays,” IEEE Nov. 1993, pp. 20-31. |
Clark, “Pilkington Preps Reconfigurable Video DSP,” EE Times, week of Jul. 31, 1995. |
Fiske, et al., “The Reconfigurable Arithmetic Processor,” The 15th Annual International Symposium on Computer Architecture, May 30-Jun. 2, 1988, pp. 30-36. |
Beal, et al., “Design of a Processor Element for a High Performance Massively Parallel SIMD System,” Int'l Journal of High Speed Computing, vol. 7, No. 3, Sep. 1995, pp. 365-390. |
Snyder, “An Inquiry into the Benefits of Multigauge Parallel Computation,” Proceedings of the 1995 International Conference on Parallel Processing, Aug. 20-23, 1995, pp. 488-492. |
Wang, et al., “An Array Architecture for Reconfigurable Datapaths,” More FPGA's, W.R. Moore & W. Luk; 1994 Abingdon EE&CD Books, pp. 35-46. |
Bridges, “The CPA Machine: A Generally Partitionable MSIMD Architecture,” IEEE Third Symposium on The Frontiers of Massively Parallel Computation, Feb. 1990, pps 196-203. |
Morton, et al., “The Dynamically Reconfigurable CAP Array Chip I,” IEEE Journal of Solid-State Circuits, vol. SC-21, No. 5, Oct. 1986, pp. 820-826. |
Alexander, et al., A Reconfigurable Approach to a Systolic Sorting Architecture, IEEE Feb. 1989, pp. 1178-1182. |
Blazek, et al., “Design of a Reconfigurable Parallel RISC-Machine,” North Holland Microprocessing and Microprogramming, 1987, pp. 39-46. |
Masera, et al., “A Microprogrammable Parallel Architecture for DSP,” Proceedings of the International Conference on Circuits and Systems, Jun. 1991, pp. 824-827. |
Xilinx Advance Product Information, “XC6200 Field Programmable Gate Arrays,” Jan. 9, 1997 (Version 1.8), pp. 1-53. |
Sowa, et al., “Parallel Execution on the Function-Partitioned Processor with Multiple Instruction Streams,” Systems and Computers in Japan, vol. 22, No. 4, 1991, pp. 22-27. |