Claims
- 1. A squelch circuit for detecting an encoded signal having a particular order of transitions of a differential signal received from a first input signal and a second input signal, comprising:
- a first comparator, responsive to the differential signal, for asserting a data signal if the first input signal is greater than the second input signal, otherwise;
- said first comparator negating said data signal if said second input signal is greater than said first input signal;
- a second comparator, responsive to said differential signal and including a first voltage offset at an input to said second comparator, for asserting a positive squelch signal only if said first input signal exceeds said second input signal by said first offset voltage;
- a third comparator, responsive to said differential signal and including a second voltage offset at an input to said third comparator, for asserting a negative squelch signal only if said second input signal exceeds said first input signal by said second offset voltage; and
- logic means, responsive to said data signal, said positive squelch signal and to said negative squelch signal, for asserting an unsquelch signal upon detecting a prespecified pattern of the particular order of transitions exceeding said first and second offset voltages.
- 2. A method of asserting an unsquelch signal in response to receipt of an encoded differential signal having a particular order of transitions received from a first signal and a second signal, the method comprising the steps of:
- comparing the first signal to the second signal and asserting a data signal if said first signal is greater than said second signal, otherwise negating said data signal if said second signal is greater than said first signal;
- comparing said first signal to said second signal and asserting a positive squelch signal only if said first signal exceeds said second signal by a first offset voltage;
- comparing said second signal to said first signal and asserting a negative squelch signal only if said second signal exceeds said first signal by a second offset voltage; and
- asserting the unsquelch signal upon satisfying a prespecified combinatorial pattern of assertions and negations of said data signal, said positive squelch signal and said negative squelch signal.
- 3. A squelch circuit for detecting an encoded signal having a particular order of transitions of a differential signal received from a first input signal and a second input signal, comprising:
- a first comparator, responsive to the differential signal, for asserting a data signal if the first input signal is greater than the second input signal, otherwise;
- said first comparator negating said data signal if said second input signal is greater than said first input signal;
- a second comparator, responsive to said differential signal and including a first voltage offset at an input to said second comparator, for asserting a positive squelch signal only if said first input signal exceeds said second input signal by said first offset voltage;
- a third comparator, responsive to said differential signal and including a second voltage offset at an input to said third comparator, for asserting a negative squelch signal only if said second input signal exceeds said first input signal by said second offset voltage; and
- logic means, responsive to said data signal, said positive squelch signal and to said negative squelch signal, for asserting an unsquelch signal upon detecting a prespecified pattern of the particular order of transitions exceeding said first and second offset voltages, wherein said prespecified pattern comprises a first transition of a first type, a second transition of a second type and a third transition of said first type, with said first, second and third transitions occurring consecutively and exceeding an appropriate voltage level of said first offset voltage or said second offset voltage.
- 4. The squelch circuit of claim 3 wherein said first type transition is a negative transition and said second transition is a positive transition.
- 5. A squelch circuit for detecting an encoded signal having a particular order of transitions of a differential signal received from a first input signal and a second input signal, comprising:
- a first comparator, responsive to the differential signal, for asserting a data signal if the first input signal is greater than the second input signal, otherwise;
- said first comparator negating said data signal if said second input signal is greater than said first input signal;
- a second comparator, responsive to said differential signal and including a first voltage offset at an input to said second comparator, for asserting a positive squelch signal only if said first input signal exceeds said second input signal by said first offset voltage;
- a third comparator, responsive to said differential signal and including a second voltage offset at an input to said third comparator, for asserting a negative squelch signal only if said second input signal exceeds said first input signal by said second offset voltage; and
- logic means, responsive to said data signal, said positive squelch signal and to said negative squelch signal, for asserting an unsquelch signal upon detecting a prespecified pattern of the particular order of transitions exceeding said first and second offset voltages, wherein said prespecified pattern consists of a first transition of a first type, a second transition of a second type and a third transition of said first type, with said first, second and third transitions occurring consecutively and exceeding an appropriate voltage level of said first offset voltage or said second offset voltage.
- 6. A method of asserting an unsquelch signal in response to receipt of an encoded differential signal having a particular order of transitions received from a first signal and a second signal, the method comprising the steps of:
- comparing the first signal to the second signal and asserting a data signal if said first signal is greater than said second signal, otherwise negating said data signal if said second signal is greater than said first signal;
- comparing said first signal to said second signal and asserting a positive squelch signal only if said first signal exceeds said second signal by a first offset voltage;
- comparing said second signal to said first signal and asserting a negative squelch signal only if said second signal exceeds said first signal by a second offset voltage; and
- asserting the unsquelch signal upon satisfying a prespecified combinatorial pattern of assertions and negations of said data signal, said positive squelch signal and said negative squelch signal; said asserting step including the steps of:
- asserting a first transition signal only if a negation of said data signal is substantially coincident with an assertion of said negative squelch signal; thereafter
- asserting a second transition signal only if an assertion of said data signal is substantially coincident with an assertion of said positive squelch signal and only if said first transition signal is asserted; thereafter
- asserting a third transition signal only if a negation of said data signal is substantially coincident with an assertion of said negative squelch signal and only if said second transition signal is asserted; thereafter
- asserting said unsquelch signal only if said third transition signal is asserted, otherwise
- negating said unsquelch signal.
- 7. The asserting method of claim 6 further comprising the steps of:
- clearing said first, said second and said third transition signals after said unsquelch signal has been asserted and thereafter
- continuing to monitor for said prespecified combinatorial pattern of said data signal, said positive sque signal and said negative squelch signal and negating said unsquelch signal if said prespecified combinatorial pattern not specified.
Parent Case Info
This is a division of application Ser. No. 07/480,426, filed Feb. 15, 1990.
US Referenced Citations (11)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0316536 |
May 1989 |
EPX |
2537383 |
Feb 1977 |
DEX |
3906927 |
Sep 1989 |
DEX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
480426 |
Feb 1990 |
|