1. Field
The present invention relates to metal-oxide-semiconductor (MOS) field effect transistors (FETs), and particularly to MOSFETs fabricated on Semiconductor-On-Insulator (“SOI”) and Semiconductor-On-Sapphire (“SOS”) substrates. In one embodiment, an SOI (or SOS) MOSFET is adapted to control accumulated charge and thereby improve linearity of circuit elements.
2. Description of Related Art
Although the disclosed method and apparatus for use in improving the linearity of MOSFETs are described herein as applicable for use in SOI MOSFETs, it will be appreciated by those skilled in the electronic device design arts that the present teachings are equally applicable for use in SOS MOSFETs. In general, the present teachings can be used in the implementation of MOSFETs using any convenient semiconductor-on-insulator technology, including silicon-on-insulator technology. For example, the inventive MOSFETs described herein can be implemented using compound semiconductors on insulating substrates. Such compound semiconductors include, but are not limited to, the following: Silicon Germanium (SiGe). Gallium Arsenide (GaAs), Indium Phosphide (InP), Gallium Nitride (GaN), Silicon Carbide (SiC), and II-VI compound semiconductors, including Zinc Selenide (ZnSe) and Zinc Sulfide (ZnS). The present teachings also may be used in implementing MOSFETs fabricated from thin-film polymers. Organic thin-film transistors (OTFTs) utilize a polymer, conjugated polymers, oligomers, or other molecules to form the insulting gate dielectric layer. The present inventive methods and apparatus may be used in implementing such OTFTs.
It will be appreciated by those skilled in the electronic design arts that the present disclosed method and apparatus apply to virtually any insulating gate technology, and to integrated circuits having a floating body. As those skilled in the art will appreciate, technologies are constantly being developed for achieving “floating body” implementations. For example, the inventors are aware of circuits implemented in bulk silicon wherein circuit implementations are used to “float” the body of the device. In addition, the disclosed method and apparatus can also be implemented using silicon-on-bonded wafer implementations. One such silicon-on-bonded wafer technique uses “direct silicon bonded” (DSB) substrates. Direct silicon bond (DSB) substrates are fabricated by bonding and electrically attaching a film of single-crystal silicon of differing crystal orientation onto a base substrate. The present disclosure therefore contemplates embodiments of the disclosed method and apparatus implemented in any of the developing floating body implementations. Therefore, references to and exemplary descriptions of SOI MOSFETs herein are not to be construed as limiting the applicability of the present teachings to SOI MOSFETs only. Rather, as described below in more detail, the disclosed method and apparatus find utility in MOSFETs implemented in a plurality of device technologies, including SOS and silicon-on-bonded wafer technologies.
As is well known, a MOSFET employs a gate-modulated conductive channel of n-type or p-type conductivity, and is accordingly referred to as an “NMOSFET” or “PMOSFET”, respectively.
A source terminal 102 is operatively coupled to the source 112 so that a source bias voltage “Vs” may be applied to the source 112. A drain terminal 106 is operatively coupled to the drain 116 so that a drain bias voltage “Vd” may be applied to the drain 116. A gate terminal 104 is operatively coupled to the gate 108 so that a gate bias voltage “Vg” may be applied to the gate 108.
As is well known, when a voltage is applied between the gate and source terminals of a MOSFET, a generated electric field penetrates through the gate oxide to the transistor body. For an enhancement mode device, a positive gate bias creates a channel in the channel region of the MOSFET body through which current passes between the source and drain. For a depletion mode device, a channel is present for a zero gate bias. Varying the voltage applied to the gate modulates the conductivity of the channel and thereby controls the current flow between the source and drain.
For an enhancement mode MOSFET, for example, the gate bias creates a so-called “inversion channel” in a channel region of the body 114 under the gate oxide 110. The inversion channel comprises carriers having the same polarity (e.g., “P” polarity (i.e., hole carriers), or “N” polarity (i.e., electron carriers) carriers) as the polarity of the source and drain carriers, and it thereby provides a conduit (i.e., channel) through which current passes between the source and the drain. For example, as shown in the SOI NMOSFET 100 of
Depletion mode MOSFETs operate similarly to enhancement mode MOSFETs, however, depletion mode MOSFETs are doped so that a conducting channel exists even without a voltage being applied to the gate. When a voltage of appropriate polarity is applied to the gate the channel is depleted. This, in turn, reduces the current flow through the depletion mode device. In essence, the depletion mode device is analogous to a “normally closed” switch, while the enhancement mode device is analogous to a “normally open” switch. Both enhancement and depletion mode MOSFETs have a gate voltage threshold, Vth, at which the MOSFET changes from an off-state (non-conducting) to an on-state (conducting).
No matter what mode of operation an SOI MOSFET employs (i.e., whether enhancement or depletion mode), when the MOSFET is operated in an off-state (i.e., the gate voltage does not exceed Vth), and when a sufficient nonzero gate bias voltage is applied with respect to the source and drain, an “accumulated charge” may occur under the gate. The “accumulated charge”, as defined in more detail below and used throughout the present application, is similar to the “accumulation charge” described in the prior art literature in reference to MOS capacitors. However, the prior art references describe “accumulation charge” as referring only to bias-induced charge existing under a MOS capacitor oxide, wherein the accumulation charge is of the same polarity as the majority carriers of the semiconductor material under the capacitor oxide. In contrast, and as described below in more detail, “accumulated charge” is used herein to refer to gate-bias induced carriers that may accumulate in the body of an off-state MOSFET, even if the majority carriers in the body do not have the same polarity as the accumulated charge. This situation may occur, for example, in an off-state depletion mode NMOSFET, wherein the accumulated charge may comprise holes (i.e., having P polarity) even though the body doping is N− rather than P−.
For example, as shown in
As is well known, electron-hole pair carriers may be generated in MOSFET bodies as a result of several mechanisms (e.g. thermal, optical, and band-to-band tunneling electron-hole pair generation processes). When electron-hole pair carriers are generated within an NMOSFET body, for example, and when the NMOSFET is biased in an off-state condition, electrons may be separated from their hole counterparts and pulled into both the source and drain. Over a period of time, assuming the NMOSFET continues to be biased in the off-state, the holes (resulting from the separated electron-hole pairs) may accumulate under the gate oxide (i.e., forming an “accumulated charge”) underneath and proximate the gate oxide. A similar process (with the behavior of electrons and holes reversed) occurs in similarly biased PMOSFET devices. This phenomenon is now described with reference to the SOI NMOSFET 100 of
When the SOI NMOSFET 100 is operated with gate, source and drain bias voltages that deplete the channel carriers in the body 114 (i.e., the NMOSFET 100 is in the off-state), holes may accumulate underneath and proximate the gate oxide 110. For example, if the source bias voltage Vs and the drain bias voltage Vd are both zero (e.g., connected to a ground contact, not shown), and the gate bias voltage Vg comprises a sufficiently negative voltage with respect to ground and with respect to Vth holes present in the body 114 become attracted to the channel region proximate the gate oxide 110. Over a period of time, unless removed or otherwise controlled, the holes accumulate underneath the gate oxide 110 and result in the accumulated charge 120 shown in
MOSFETs using body contacts are known in the art. For example, Burr in U.S. Pat. No. 6,249,027 describes a partially depleted SOI device having a single dedicated single body bias means. Burr shows depletion regions and respective body regions disposed beneath the depletion regions. In each of the body regions, a respective body contact is present and is in electrical communication with the corresponding body region. The body contacts are also connected to bias voltage generators. The body contact is connected to the body of the partially depleted SOI device so that the threshold voltage VTH can be adjusted for variations in process, temperature and circuit activity. Therefore, Burr discloses the use of body contacts to fine tune the threshold voltage, but does not disclose or address operation of a MOSFET in an accumulated charge regime where accumulated charge is present in the body regions of the MOSFET as described below.
Accumulated Charge Regime Defined
The accumulated charge is opposite in polarity to the polarity of carriers in the channel. Because, as described above, the polarity of carriers in the channel is identical to the polarity of carriers in the source and drain, the polarity of the accumulated charge 120 is also opposite to the polarity of carriers in the source and drain. For example, under the operating conditions described above, holes (having “P” polarity) accumulate in off-state NMOSFETs, and electrons (having “N” polarity) accumulate in off-state PMOSFETs. Therefore, a MOSFET device is defined herein as operating within the “accumulated charge regime” when the MOSFET is biased to operate in an off-state, and when carriers having opposite polarity to the channel carriers are present in the channel region. Stated in other terms, a MOSFET is defined as operating within the accumulated charge regime when the MOSFET is biased to operate in an off-state, and when carriers are present in the channel region having a polarity that is opposite the polarity of the source and drain carriers.
For example, and referring again to
In another example, wherein the SOI NMOSFET 100 comprises a depletion mode device, Vth is negative by definition. According to this example, the body 114 comprises an N− region (as contrasted with the P− region shown in
In other examples, Vs and Vd may comprise nonzero bias voltages. In some embodiments, Vg must be sufficiently negative to both Vs and Vd (in order for Vg to be sufficiently negative to Vth, for example) in order to bias the NMOSFET in the off-state. Those skilled in the MOSFET device design arts shall recognize that a wide variety of bias voltages may be used to practice the present teachings. As described below in more detail, the present disclosed method and apparatus contemplates use in any SOI MOSFET device biased to operate in the accumulated charge regime.
SOI and SOS MOSFETs are often used in applications in which operation within the accumulated charge regime adversely affects MOSFET performance. As described below in more detail, unless the accumulated charge is removed or otherwise controlled, it detrimentally affects performance of SOI MOSFETs under certain operating conditions. One exemplary application, described below in more detail with reference to the circuits shown in
Therefore, it is desirable to provide techniques for adapting and improving SOI (and SOS) MOSFETs, and circuits implemented with the improved SOI MOSFETs, in order to remove or otherwise control the accumulated charge, and thereby significantly improve SOI MOSFET performance. It is desirable to provide methods and apparatus for use in improving the linearity characteristics in SOI MOSFETs. The improved MOSFETs should have improved linearity, harmonic distortion, intermodulation distortion, and BVDSS characteristics as compared with prior art MOSFETs, and thereby improve the performance of circuits implemented with the improved MOSFETs. The present teachings provide such novel methods and apparatus.
Apparatuses and methods are provided to control accumulated charge in SOI MOSFETs, thereby improving nonlinear responses and harmonic and intermodulation distortion effects in the operation of the SOI MOSFETs.
In one embodiment, a circuit having at least one SOI MOSFET is configured to operate in an accumulated charge regime. An accumulated charge sink (ACS), operatively coupled to the body of the SOI MOSFET, receives accumulated charge generated in the body, thereby reducing the nonlinearity of the net source-drain capacitance of the SOI MOSFET.
In one embodiment, the ACS comprises a high impedance connection to the MOSFET body, with exemplary impedance greater than 106 ohm.
In one embodiment, an accumulated charge control (ACC) floating body metal-oxide-semiconductor field effect transistor (MOSFET) comprises: a gate; a drain; a source; a body, where the body has a gate modulated conductive channel between the source and the drain; a gate oxide layer positioned between the gate and the body; and an accumulated charge sink (ACS) operatively coupled to the body, wherein the ACS comprises material selected to shift a capacitance versus voltage inflection inside the ACS away from a desired region of operation; where accumulated charge is present in the body of the floating body MOSFET when the MOSFET is biased to operate in an accumulated charge regime, and where the gate modulated conductive channel, source, and drain have carriers of identical polarity when the MOSFET is biased to operate in an on-state and wherein the MOSFET operates in the accumulated charge regime when the MOSFET is biased to operate in a off-state and when the accumulated charge has a polarity that is opposite to the polarity of the source, drain, and gate modulated conductive channel.
In one embodiment, an ACC MOSFET adapted to control charge accumulated in the body of the MOSFET when the MOSFET is biased to operate in an accumulated charge regime, comprises: a) a gate, drain, source, floating body, and a gate oxide layer positioned between the gate and the floating body, where the ACC MOSFET is biased to operate in the accumulated charge regime when the MOSFET is operated in a non-conducting or near non-conducting state and charge accumulates within the body in a region proximate and underneath the gate oxide layer; b) a first accumulated charge sink positioned proximate a first distal end of the floating body, where the first ACS is in electrical communication with the floating body, and wherein, when the MOSFET is operated in the accumulated charge regime, a first ACS bias voltage is applied to the first ACS to control the accumulated charge in the MOSFET body or to remove the accumulated charge from the MOSFET body via the first ACS; c) a second accumulated charge sink positioned proximate a second distal end of the floating body, wherein the second ACS is in electrical communication with the floating body and wherein, when the MOSFET is operated in the accumulated charge regime, a second ACS bias voltage is applied to the second ACS to control the accumulated charge in the MOSFET body or to remove the accumulated charge from the MOSFET body via the second ACS; d) a first electrical contact region positioned proximate to and in electrical communication with the first ACS, wherein the electrical contact region facilitates electrical coupling to the first ACS; and e) a second electrical contact region positioned proximate to and in electrical communication with the second ACS, wherein the electrical contact region facilitates electrical coupling to the second ACS.
In one embodiment, an ACC MOSFET adapted to control charge accumulated in the body of the MOSFET when the MOSFET is biased to operate in an accumulated charge regime, comprises: a) a gate, drain, source, floating body, and a gate oxide layer positioned between the gate and the floating body, where the ACC MOSFET is biased to operate in the accumulated charge regime when the MOSFET is operated in a non-conducting or near non-conducting state and charge accumulates within the body in a region proximate and underneath the gate oxide layer; b) a plurality of accumulated charge sinks positioned proximate portions of the floating body, wherein each accumulated charge sink of the plurality of accumulated charge sinks is electrically coupled to the floating body, and where, when the MOSFET is operated in the accumulated charge regime, ACS bias voltages are applied to each accumulated charge sink to control the accumulated charge in the MOSFET body or to remove the accumulated charge from the MOSFET body via the plurality of accumulated charge sinks; and c) a plurality of electrical contact regions positioned proximate to corresponding accumulated charge sinks, wherein each electrical contact region facilitates electrical coupling to the corresponding accumulated charge sink.
Like reference numbers and designations in the various drawings indicate like elements.
As noted above, those skilled in the electronic device design arts shall appreciate that the teachings herein apply equally to NMOSFETs and PMOSFETs. For simplicity, the embodiments and examples presented herein for illustrative purposes include only NMOSFETs, unless otherwise noted. By making well known changes to dopants, charge carriers, polarity of bias voltages, etc., persons skilled in the arts of electronic devices will easily understand how these embodiments and examples may be adapted for use with PMOSFETs.
Non-Linearity and Harmonic Distortion Effects of Accumulated Charge in an SOI NMOSFET
As described above in the background, no matter what mode of operation the MOSFET employs (i.e., enhancement mode or depletion mode), under some circumstances, when a MOSFET is operated in an off-state with a nonzero gate bias voltage applied with respect to the source and drain, an accumulated charge may occur under the gate. According to the present teachings, as described above when the MOSFET is in an off-state, and when carriers are present in the channel region having a polarity that is opposite the polarity of the source and drain carriers, the MOSFET is defined herein as operating in the accumulated charge regime.
According to the present teachings, the inventors have observed that, when used in certain circuit implementations, MOSFETs operating in the accumulated charge regime exhibit undesirable non-linear characteristics that adversely impact circuit performance. For example, as described below in more detail with reference to
As shown in
A capacitor 206 represents the capacitance between the gate 108 and the body 114. A capacitor 202 represents the capacitance between the source 112 and the gate 108, and another capacitor 204 represents the capacitance between the drain 116 and the gate 108. A substrate capacitance due to the electrical coupling between the source 112 and the drain 116 (through the insulating substrate 118 shown in
As described above, when the NMOSFET 100 is in the off-state, and when the accumulated charge 120 (
However, when the NMOSFET 100 operates within the accumulated charge regime, and the accumulated charge 120 is therefore present in the body 114, mobile holes comprising the accumulated charge produce p-type conductivity between the source-body junction 218 and the drain-body junction 220. In effect, the accumulated charge 120 produces an impedance between the source-body junction 218 and the drain-body junction 220 that is significantly less than the impedance between the junctions in the absence of the accumulated charge. If a Vds voltage is applied between the drain 116 and the source 112, the mobile holes redistribute according to the electrical potentials that result within the body 114. DC and low-frequency current flow through the SOI NMOSFET 100 is prevented by the diode properties of the source-body junction 218 and the drain-body junction 220, as represented by the junction diodes 208 and 210, respectively. That is, because the junction diodes 208 and 210 are anti-series (i.e., “back-to-back”) in this case, no DC or low-frequency currents flow through the SOI NMOSFET 100. However, high-frequency currents may flow through the SOI NMOSFET 100 via the capacitances of the source-body junction 218 and the drain-body junction 220, as represented by the junction capacitors 214 and 216, respectively.
The junction capacitors 214 and 216 are voltage dependent because they are associated with junctions between n-type and p-type regions. This voltage dependence results from the voltage dependence of the width of the depletion region of the junction between the n-type and p-type regions. As a bias voltage is applied to the NMOSFET, the width of the depletion region of the junction between the n-type and p-type regions is varied. Because the capacitance of the junction depends on the width of the junction depletion region, the capacitance also varies as a function of the bias applied across the junction (i.e., the capacitance is also voltage dependent).
Further, the capacitors 202 and 204 may also have a voltage dependence caused by the presence of the accumulated charge 120. Although the complex reasons for this voltage dependence are not described in detail herein, persons skilled in the arts of electronic devices shall understand that electric field regions (e.g., electric field regions 122 and 124 described above with reference to
The voltage dependencies of the junction capacitors 214 and 216, the gate-to-source and gate-to-drain capacitors 202, 204, respectively, and the direct capacitance (not shown), cause nonlinear behavior in off-state capacitance Coff of the MOSFET when AC voltages are applied to the NMOSFET 100, thereby producing undesirable generation of harmonic distortions and intermodulation distortion (IMD). The relative contributions of these effects are complex, and depend on fabrication processes, biases, signal amplitudes, and other variables. However, those skilled in the electronic device design arts shall understand from the teachings herein that reducing, removing, or otherwise controlling the accumulated charge provides an overall improvement in the nonlinear behavior of Coff. In addition, because the body impedance 212 is significantly decreased in the presence of the accumulated charge 120, the magnitude of Coff may be increased when the FET operates in the accumulated charge regime. Reducing, removing, or otherwise controlling the accumulated charge also mitigates this effect.
In addition, the accumulated charge does not accumulate in the body in an instant as soon as the FET transitions from an on-state (conducting state) to an off-state (non-conducting state). Rather, when the FET transitions from the on-state to the off-state, it begins to accumulate charge in the body of the MOSFET, and the amount of accumulated charge increases over time. The accumulation of the accumulated charge therefore has an associated time constant (i.e., it does not instantly reach a steady-state level of accumulated charge). The accumulated charge accumulates slowly in the FET body. The depleted FET has a Coff associated with it which is increased with an increasing amount of accumulated charge. In terms of FET performance, as the Coff increases with an increasing amount of accumulated charge in the FET body, drift occurs in the FET insertion loss (i.e., the FET becomes more “lossy”), isolation (the FET becomes less isolating) and insertion phase (delay in the FET is increased). Reducing, removing, or otherwise controlling the accumulated charge also mitigates these undesirable drift effects.
The inventors have observed that the nonlinear behavior of the MOSFET off-state capacitance Coff adversely affects the performance of certain circuits implemented with the prior art SOI MOSFETs. For example, when an RF switch is implemented using the prior art SOI MOSFETs, such as the prior art SOI NMOSFET 100 of
For example, the well known GSM cellular communication system standard imposes stringent linearity, harmonic and intermodulation suppression, and power consumption requirements on front-end components used to implement GSM cell phones. One exemplary GSM standard requires that all harmonics of a fundamental signal be suppressed to below −30 dBm at frequencies up to 12.75 GHz. If harmonics are not suppressed below these levels, reliable cell phone operation can be significantly adversely impacted (e.g., increased dropped calls or other communication problems may result due to harmonic and intermodulation distortion of the transmit and receive signals). Because the RF switching function is generally implemented in the cell phone front-end components, improvements in the RF switch linearity, harmonic and intermodulation suppression, and power consumption performance characteristics is highly desirable. A description of how the non-linear behavior of the off-state capacitance Coff of the prior art MOSFETs adversely affects these RF switch characteristics is now described with reference to
Harmonic Distortion Effects on RF Switch Circuits Implemented Using Prior Art SOI MOSFETs
The MOSFET 254 acts as a pass or switching transistor and is configured, when enabled, to selectively couple an RF input signal (applied to its drain, for example) to an RF antenna 258 via a transmission path 256. The shunting MOSFETs, 260a-260e, when enabled, act to alternatively shunt the RF input signal to ground. As is well known, the switching MOSFET 254 is selectively controlled by a first switch control signal (not shown) coupled to its gate, and the shunting MOSFETs, 260a-260e are similarly controlled by a second switch control signal (not shown) coupled to their gates. The switching MOSFET 254 is thereby enabled when the shunting MOSFETs 260a-260e are disabled, and vice versa. As shown in the exemplary embodiment of the RF switch 250 of
When the switch 250 is configured in this state, the RF signal 252 propagates through the switching MOSFET 254, through the transmission path 256, and to the antenna 258. As described above with reference to
More specifically, when the accumulated charge is present in the channel regions of the off-state SOI MOSFETs 260a-260e it responds to variations in the RF signals applied to their respective drains. As the time varying RF signal propagates along the transmission path 256, the RF signal applies time varying source-to-drain bias voltages to the SOI MOSFETs 260a-260e. The time varying source-to-drain bias voltages creates movement of the accumulated charge within the channel regions of the SOI MOSFETs 260-260e. The movement of the accumulated charge within the channel regions of the SOI MOSFETs causes variations in the drain-to-source off-state capacitance of the SOI MOSFETs 260a-260e. More specifically, the movement of the accumulated charge within the channel regions causes a voltage dependence of the drain-to-source off-state capacitance as described above with reference to
As noted above, harmonic distortion and IMD of the RF signal is a major disadvantage of the prior art RF switch circuits implemented using the prior art SOI MOSFET devices. For many applications, harmonics and IMD of the RF signal must be suppressed to levels that heretofore have been difficult or impossible to achieve using prior art SOI MOSFET devices. In GSM devices, for example, at a maximum operating power of +35 dBm, prior art switches typically have only a 6 dB margin to the GSM third order harmonics suppression requirement of less than −30 dBm. Very low even order harmonic distortion is also desirable in GSM systems as the second order harmonic of the GSM transmit band also resides in the DCS receive band. Suppression of odd order (e.g., third order) harmonics of the RF signal, however, is desirable and improvements in that regard are needed.
In addition, as is well known, presence of an accumulated charge in the bodies of floating body (e.g., SOI) MOSFETs can also adversely affect the drain-to-source breakdown voltage (BVDSS) performance characteristics of the floating body MOSFETs. As is well known, floating-body FETs demonstrate drain-to-source breakdown voltage problems, also known as BVDSS, wherein the drain-to-source “punch-through” voltage is reduced by a parasitic bipolar action. The parasitic bipolar action is caused when holes are generated in the channel and the holes have nowhere to dissipate (i.e., because the body is floating, the holes have no means for escaping the body). As a consequence, the potential of the MOSFET body is increased, which effectively reduces the threshold voltage. In turn, this condition causes the MOSFET device to experience increased leakage, thereby generating more holes in the body, and thereby exacerbating the BVDSS problem (as a result of this positive feedback condition).
The present disclosed method and apparatus for improving linearity of SOI (and SOS) MOSFET devices overcomes the above-described disadvantages of the prior art. Once the accumulated charge is recognized as a major source of harmonic distortion, IMD and compression/saturation in off-state SOI MOSFET devices, and in circuits (such as RF circuits) implemented with these devices, it becomes clear that reduction, removal, and/or control of the accumulated charge improves the harmonic suppression characteristics of these devices. In addition, reduction, removal, and/or control of the accumulated charge also improve the BVDSS performance characteristics by preventing the parasitic bipolar action from occurring. Improvements in BVDSS lead to consequent improvements in device linearity. Several exemplary structures and techniques for controlling the accumulated charge in SOI MOSFETs are described in detail in the next section.
Method and Apparatus for Improving the Linearity of MOSFETs Using Accumulated Charge Sinks (ACS)—Overview
As described below in more detail, the present disclosure describes methods and apparatuses for improving semiconductor device linearity (e.g. reducing adverse harmonic distortion and IMD effects) in SOI MOSFETs. In one exemplary embodiment, the method and apparatus improves the linearity and controls the harmonic distortion and IMD effects of the MOSFET devices by reducing the accumulated charge in the bodies of the MOSFET devices. In one embodiment, the present method and apparatus reduces or otherwise controls the accumulated charge in the MOSFET bodies using an accumulated charge sink (ACS) that is operatively coupled to the MOSFET body. In one embodiment, the present method and apparatus entirely removes all of the accumulated charge from the bodies of the MOSFET devices. In one described embodiment, the MOSFET is biased to operate in an accumulated charge regime, and the ACS is used to entirely remove, reduce, or otherwise control, the accumulated charge and thereby reduce harmonic distortions and IMD that would otherwise result. Linearity is also improved in some embodiments by removing or otherwise controlling the accumulated charge thereby improving the floating body MOSFET BVDSS characteristics.
As noted in the background section above, persons skilled in the electronic device design and manufacture arts shall appreciate that the teachings herein apply equally to MOSFETs fabricated on Semiconductor-On-Insulator (“SOI”) and Semiconductor-On-Sapphire (“SOS”) substrates. The present teachings can be used in the implementation of MOSFET's using any convenient semiconductor-on-insulator technology. For example, the inventive MOSFETs described herein can be implemented using compound semiconductors fabricated on insulating substrates, such as GaAs MOSFETs. As noted above, the present method and apparatus may also be applied to silicon-germanium (SiGe) SOI MOSFETs. For simplicity, the embodiments and examples presented herein for illustrative purposes include only NMOSFETs, unless otherwise noted. By making well known changes to dopants, charge carriers, polarity of bias voltages, etc., persons skilled in the electronic device design arts will easily understand how these embodiments and examples may be adapted for use with PMOSFETs.
As noted above, the present disclosure is particularly applicable to FETs and associated applications benefiting from a fully depleted channel when the FET is operated in the off-state, wherein an accumulated charge may result. The disclosed method and apparatus for use in improving the linearity of MOSFETs also finds applicability for use with partially depleted channels. As known to those skilled in the art, the doping and dimensions of the body vary widely. In an exemplary embodiment, the body comprises silicon having a thickness of approximately 100 angstroms to approximately 2,000 angstroms. In a further exemplary embodiment, dopant concentration within the FET bodies ranges from no more than that associated with intrinsic silicon to approximately 1×1018 active dopant atoms per cm3, resulting in fully-depleted transistor operation. In a further exemplary embodiment, dopant concentration within the FET bodies ranges from 1×1018 to 1×1019 active dopant atoms per cm3 and/or the silicon comprising the body ranges from a thickness of 2000 angstroms to many micrometers, resulting in partially-depleted transistor operation. As will be appreciated by those skilled in the electronic design and manufacturing arts, the present disclosed method and apparatus for use in improving linearity of MOSFETs can be used in MOSFETs implemented in a wide variety of dopant concentrations and body dimensions. The present disclosed method and apparatus therefore is not limited for use in MOSFETs implemented using the exemplary dopant concentrations and body dimensions as set forth above.
According to one aspect of the present disclosure, accumulated charge within a FET body is reduced using control methodologies and associated circuitry. In one embodiment all of the accumulated charge is removed from the FET body. In other embodiments, the accumulated charge is reduced or otherwise controlled. In one embodiment, holes are removed from the FET body, whereas in another embodiment, electrons are removed from the FET body, as described below in more detail. By removing holes (or electrons) from the FET body using the novel and nonobvious teachings of the present disclosure, voltage induced variations in the parasitic capacitances of the off-state FETs are reduced or eliminated, thereby reducing or eliminating nonlinear behavior of the off-state FETs. In addition, as described above with reference to
Accumulated charge control not only facilitates a beneficial overall reduction in the FET off-state capacitance Coff (as described above with reference to
Reductions in harmonics and intermodulation distortion are generally beneficial in any semiconductor system, either bulk semiconductor or semiconductor-on-insulator (SOI) systems. SOI systems include any semiconductor architecture employing semiconductor-containing regions positioned above an underlying insulating substrate. While any suitable insulating substrate can be used in a SOI system, exemplary insulating substrates include silicon dioxide (e.g., a buried oxide layer supported by a silicon substrate, such as that known as Separation by Implantation of Oxygen (SIMOX)), bonded wafer (thick oxide), glass, and sapphire. As noted above, in addition to the commonly used silicon-based systems, some embodiments of the present disclosure may be implemented using silicon-germanium (SiGe), wherein the SiGe is used equivalently in place of Si.
A wide variety of ACS implementations and structures can be used to practice the present disclosed method and apparatus. In accordance with one embodiment of the present method and apparatus, an ACS is used to remove or otherwise control accumulated charge (referenced as 120 in
The ACC MOSFET is shown schematically embodied as a four-terminal device in
The operation of various exemplary RF switch circuits implemented using the ACC MOSFETs of the present disclosure is described below with reference to the circuit schematics of
Controlling Accumulated Charge Using an Accumulated Charge Sink (ACS)
Those skilled in the arts of electronic devices shall understand that the electrical contact region 310 may be used to facilitate electrical coupling to the ACS 308 because in some embodiments it may be difficult to make a direct contact to a lightly doped region. In addition, in some embodiments the ACS 308 and the electrical contact region 310 may be coextensive. In another embodiment, the electrical contact region 310 comprises an N+ region. In this embodiment, the electrical contact region 310 functions as a diode connection to the ACS 308, which prevents positive current flow into the ACS 308 (and also prevents positive current flow into the body 312) under particular bias conditions, as described below in more detail.
As is well known to those skilled in the electronic device design arts, in other embodiments, the ACC NMOSFET 300 of
Prior Art Body Contacts Distinguished from the Disclosed ACS
According to the present disclosure, the ACS 308 used to implement ACC SOI MOSFETs includes novel features in structure, function, operation and design that distinguish it from the so-called “body contacts” (also sometimes referred to as “body ties”, usually when the “body contact” is directly connected to the source) that are well known in the prior art.
Exemplary references relating to body contacts used in prior art SOI MOSFETs include the following: (1) F. Hameau and O. Rozeau, Radio-Frequency Circuits Integration Using CMOS SOI 0.25 μm Technology.” 2002 RF IC Design Workshop Europe, 19-22 Mar. 2002. Grenoble, France; (2) J. R. Cricci et al., “Silicon on Sapphire MOS Transistor,” U.S. Pat. No. 4,053,916, Oct. 11, 1977; (3) O. Rozeau et al., “SOI Technologies Overview for Low-Power Low-Voltage Radio-Frequency Applications,” Analog Integrated Circuits and Signal Processing, 25, pp. 93-114, Boston, Mass., Kluwer Academic Publishers, November 2000; (4) C. Tinella et al., “A High-Performance CMOS-SOI Antenna Switch for the 2.5-5-GHz Band. “IEEE Journal of Solid-State Circuits, Vol. 38, No. 7, July, 2003; (5) H. Lee et al., “Analysis of body bias effect with PD-SOI for analog and RF applications,” Solid State Electron., Vol. 46, pp. 1169-1176, 2002; (6) J.-H. Lee, et al., “Effect of Body Structure on Analog Performance of SOI NMOSFETs,” Proceedings, 1998 IEEE International SOI Conference, 5-8 Oct. 1998, pp. 61-62; (7) C. F. Edwards, et al., The Effect of Body Contact Series Resistance on SOI CMOS Amplifier Stages,” IEEE Transactions on Electron Devices, Vol. 44, No. 12. December 1997 pp. 2290-2294; (8) S. Maeda, et al., Substrate-bias Effect and Source-drain Breakdown Characteristics in Body-tied Short-channel SOI MOSFET's,” IEEE Transactions on Electron Devices. Vol. 46, No. 1, January 1999 pp. 151-158; (9) F. Assaderaghi, et al., “Dynamic Threshold-voltage MOSFET (DTMOS) for Ultra-low Voltage VLSI.” IEEE Transactions on Electron Devices, Vol. 44. No. 3. March 1997, pp. 414-422; (10) G. O. Workman and J. (i. Fossum, “A Comparative Analysis of the Dynamic Behavior of BTG/SOI MOSFETs and Circuits with Distributed Body Resistance.” IEEE Transactions on Electron Devices, Vol. 45, No. 10. October 1998 pp. 2138-2145; and (11) T.-S. Chao, et al., “High-voltage and High-temperature Applications of DTMOS with Reverse Schottky Barrier on Substrate Contacts.” IEEE Electron Device Letters. Vol. 25. No. 2, February 2004, pp. 86-88.
As described herein, applications such as RF switch circuits, may use SOI MOSFETs operated with off-state bias voltages, for which accumulated charge may result. The SOI MOSFETs are defined herein as operating within the accumulated charge regime when the MOSFETs are biased in the off-state, and when carriers having opposite polarity to the channel carriers are present in the channel regions of the MOSFETs. In some embodiments, the SOI MOSFETs may operate within the accumulated charge regime when the MOSFETs are partially depleted yet still biased to operate in the off-state. Significant benefits in improving nonlinear effects on source-drain capacitance can be realized by removing or otherwise controlling the accumulated charge according to the present teachings. In contrast to the disclosed techniques, none of the cited prior art teach or suggest ACS methods and apparatuses that are uniquely useful for removing or controlling accumulated charge. Nor are they informed regarding problems caused by the accumulated charge such as nonlinear effects on the off-state source-drain capacitance Coff. Consequently, the prior art body contacts described in the references cited above differ greatly (in structure, function, operation and design) from the ACSs described with reference to
In one example, the ACS 308 operates effectively to remove or otherwise control the accumulated charge from the SOI NMOSFET 300 using a high impedance connection to and throughout the body 312. High impedance ACSs may be used because the accumulated charge 120 is primarily generated by phenomena (e.g., thermal generation) that take a relatively long period of time to produce significant accumulated charge. For example, a typical time period for producing non-negligible accumulated charge when the NMOSFET operates in the accumulated charge regime is approximately a few milliseconds or greater. Such relatively slow generation of accumulated charge corresponds to very low currents, typically less than 100 nA/mm of transistor width. Such low currents can be effectively conveyed even using very high impedance connections to the body. According to one example, the ACS 308 is implemented with a connection having a resistance of greater than 106 ohms. Consequently, the ACS 308 is capable of effectively removing or otherwise controlling the accumulated charge 120 even when implemented with a relatively high impedance connection, relative to the low impedance prior art body contacts.
In stark contrast, the prior art teachings of body contacts described in the references cited above require low impedance (high efficiency) access to the body regions of SOI MOSFETs for proper operation (see, e.g., references (3), (6), and (7) above). A principal reason for this requirement is that the prior art body contacts are primarily directed to reducing the adverse effects on SOI MOSFET functions caused by much faster and more effective electron-hole pair generation processes than occur when the FET is operated in the accumulated charge regime. For example, in some prior art MOSFETs not operated in the accumulated charge regime, electron-hole pair carriers are generated as a result of impact ionization. Impact ionization produces electron-hole pairs at a much faster rate than occurs when the FET is operated in the accumulated charge regime.
The relative rates for electron-hole pair generation by impact ionization versus the pair generation processes causing accumulated charge can be estimated from the roll-off frequencies for the two phenomena. For example, reference (3) cited above indicates roll-off frequencies for impact ionization effects in the range of 105 Hz. In contrast, a roll-off frequency for the accumulated charge effects has been observed to be in the range of 103 Hz or less, as indicated by recovery times for odd harmonics. These observations indicate that the ACS 308 can effectively control accumulated charge using an impedance that is at least 100 times larger than required of prior art body contacts used in controlling impact ionization charge, for example. Further, because impact ionization primarily occurs when the SOI MOSFET operates in an on-state, the effects of impact ionization can be amplified by on-state transistor operation. Low impedance body contacts to and throughout a body region is even more critical in these environments in order to control the effects of impact ionization under the on-state conditions.
In stark contrast, the ACS 308 of the present teachings removes or otherwise controls the accumulated charge only when the ACC SOI MOSFET operates in the accumulated charge regime. By definition, the FET is in the off-state in this regime, so there is no requirement to remove impact ionization as amplified by an on-state FET. Therefore, a high impedance ACS 308 is perfectly adequate for removing the accumulated charge under these operating conditions. The prior art requirements for low impedance body connections results in numerous problems of implementation that are overcome by the present teachings, as described below in more detail.
In addition, the ACS 308 may be implemented with much lower source-to-drain parasitic capacitance as compared to the body contacts of the prior art. The above-described low impedance connection to the SOI MOSFET body required of the prior art body contacts necessitates proximity of the contacts to the entire body. This may require a plurality body contact “fingers” that contact the body at different locations along the body. The low impedance connection to the body also necessitates proximity of the prior art body contacts to the source and drain. Because of parasitic capacitances produced by such body contacts, the cited prior art references teach away from the use of such structures for many high frequency applications such as RF. In stark contrast, the ACS 308 of the present disclosure may be positioned a selected distance away from the source 304 and the drain 306, and the ACS 308 may also be coupled to the body 312 at a first distal end of the body 312 (shown in
Further, because impact ionization hole currents are much larger (in the range of 5,000 nA per mm body width) than for accumulated charge generation (less than approximately 100 nA per mm body width), the prior art does not teach how to effectively implement very large body widths (i.e., much greater than approximately 10 μm). In contrast, the ACS 308 of the present disclosed device may be implemented in SOI MOSFETs having relatively large body widths. This provides improvements in on-state conductance and transconductance, insertion loss and fabrication costs, particularly for RF switch devices. According to the prior art teachings cited above, larger body widths adversely affect the efficient operation of body contacts because their impedances are necessarily thereby increased. Although the cited prior art suggests that a plurality of fingers may be used to contact the body at different locations, the plurality of fingers adversely affects parasitic source-to-drain capacitances, as described above.
For these reasons, and for the reasons described below in more detail, the present disclosure provides novel MOSFET devices, circuits and methods that overcome the limitations according to the prior art teachings as cited above.
As described above with reference to
In most embodiments, as described above with reference to
In accordance with the disclosed method and apparatus, when the ACC NMOSFET 300′ is biased to operate in the accumulated charge regime (i.e., when the ACC NMOSFET 300′ is in the off-state, and there is an accumulated charge 120 of P polarity (i.e., holes) present in the channel region of the body 312), the accumulated charge is removed or otherwise controlled via the ACS terminal 308′. When accumulated charge 120 is present in the body 312, the charge 312 can be removed or otherwise controlled by applying a bias voltage (Vb (for “body”) or VACS (ACS bias voltage)) to the ACS terminal 308′. In general, the ACS bias voltage VACS applied to the ACS terminal 308′ may be selected to be equal to or more negative than the lesser of the source bias voltage Vs and drain bias voltage Vd. More specifically, in some embodiments, the ACS terminal 308′ can be coupled to various accumulated charge sinking mechanisms that remove (or “sink”) the accumulated charge when the FET operates in the accumulated charge regime. Several exemplary accumulated charge sinking mechanisms and circuit configurations are described below with reference to
Similar to the prior art NMOSFET 100 described above with reference to
However, those skilled in the electronics design arts shall appreciate that a myriad of bias voltages can be applied to the four device terminals while still employing the techniques of the present disclosed method and apparatus. As long as the ACC SOI NMOSFET 300′ is biased to operate in the accumulated charge regime, the accumulated charge can be removed or otherwise controlled by applying a bias voltage VACS to the ACS terminal 308′, and thereby remove the accumulated charge from the body 312.
For example, in one embodiment wherein the ACC NMOSFET 300′ comprises a depletion mode device, Vth is negative by definition. In this embodiment if both the Vs and Vd bias voltages comprise zero volts (i.e., both terminals tied to circuit ground node), and a gate bias Vg applied to the gate terminal 302′ is sufficiently negative to Vth (for example. Vg is more negative than approximately −1 V relative to Vth), holes may accumulate under the gate oxide 110 thereby becoming the accumulated charge 120. In this example, in order to remove the accumulated holes (i.e., the accumulated charge 120) from the FET body 312, the voltage VACS applied to the ACS 308 may be selected to be equal to or more negative than the lesser of Vs and Vd.
In other examples, the source and drain bias voltages, Vs and Vd, respectively, may comprise voltage other than zero volts. According to these embodiments, the gate bias voltage Vg must be sufficiently negative to both Vs and Vd (in order for Vg to be sufficiently negative to Vth, for example) in order to bias the NMOSFET in the off-state. As described above, if the NMOSFET is biased in the off-state for a sufficiently long time period (approximately 1-2 ms, for example) an accumulated charge will accumulate under the gate oxide. In these embodiments, as noted above, in order to remove the accumulated charge 120 from the body 312, the ACS bias voltage VACS applied to the ACS terminal 308′ may be selected to be equal to or more negative than the lesser of Vs and Vd.
It should be noted that, in contrast to the examples described above, the prior art body contacts are implemented largely for purposes of mitigating the adverse effects caused by impact ionization. Consequently, the prior art body contacts are typically tied to the source of the MOSFET. In order to effectively control, reduce, or entirely remove the accumulated charge in an NMOSFET, VACS should, in the exemplary embodiments, be equal to or more negative than the lesser of Vs and Vd. Those skilled in the electronic device design arts shall appreciate that different Vs, Vd, Vg and VACS bias voltages may be used when the ACC MOSFET comprises a PMOSFET device. Because the prior art body contacts are typically tied to the source, this implementation cannot be effected using the prior art body contact approach.
View line A-A′ slices through the following component regions of the ACC NMOSFET 300′″: the P+ electrical contact region 310, the ACS 308 (shown in
Although the present teachings encompass such embodiments described above, those skilled in the electronic device design and manufacturing arts shall recognize that such low-resistance connections are not required. Therefore, disadvantages associated with the embodiment shown in
Referring again to
The increased threshold voltage can be reduced by reducing the size of the region 307. Eliminating the region 307 altogether eliminates the threshold voltage increase. Because the threshold voltage increase can increase harmonic and intermodulation distortion of the “on” state MOSFET, eliminating this effect improves MOSFET performance. The increased threshold voltage also has the detrimental effect of increasing the MOSFET on-resistance (i.e., the resistance presented by the MOSFET when it is in the on-state (conducting state), which detrimentally impacts the MOSFET insertion loss.
In one exemplary embodiment, as shown, for example in the embodiments of the ACC NMOSFET 300 described above with reference to
This configuration of the P+ region 310 eliminates or greatly reduces the problems associated with threshold voltage increase as described above. As described above with reference to
In another exemplary embodiment, as described below with reference to
Moreover, as described above with reference to
It shall be understood by those skilled in the electronic device design arts that although the illustrated embodiment shows the ACSs 308 and 308″extending approximately the entire width of the ACC NMOSFET 300″″, the ACSs 308 and 308″ may also comprise much narrower (or wider) regions, and still function perfectly well to remove or otherwise control the accumulated charge. Also, in some embodiments, it is not necessary that the impedance of the ACS 308 matches the impedance of the ACS 308″. It will further be understood by the skilled person that the ACSs 308 and 308″ may comprise different sizes and configurations (i.e., rectangular, square, or any other convenient shape), and may also be positioned at various distances away from the body 312 (i.e., not necessarily the same distance away from the body 312). As described above with reference to
Four-Terminal ACC MOSFET Devices—Simple Circuit Configurations
The SOI NMOSFET 300 of
The ACC SOI NMOSFET 300 of
Advantageously, the accumulated charge can be removed via the ACS terminal 408 by connecting the ACS terminal 408 to the gate terminal 402 as shown. This configuration ensures that when the FET 300 is in the off-state, it is held in the correct bias region to effectively remove or otherwise control the accumulated charge. As shown in
In other exemplary embodiments, as described above with reference to
In another exemplary embodiment, as described above, the ACC NMOSFET 300 comprises a depletion mode device. In this embodiment, the threshold voltage. Vth is, by definition, less than zero. For Vs and Vd both at zero volts, when a gate bias Vg sufficiently negative to Vth is applied to the gate terminal 402 (for example. Vg more negative than approximately −1 V relative to Vth), holes may accumulate under the gate oxide and thereby comprise an accumulated charge. For this example, the voltage VACS may also be selected to be equal to Vg by connecting the ACS terminal 408 to the gate terminal 402, thereby conveying the accumulated charge from the ACC NMOSFET as described above.
In some embodiments of the improved ACC SOI NMOSFET 300, such as that described above with reference to
Another exemplary simplified circuit using the improved ACC SOI NMOSFET 300 is shown in
As with the device shown in
When the SOI NMOSFET 300 is biased in an on condition, the diode 410 is reverse-biased, thereby preventing the flow of positive current into the source and drain regions. The reverse-biased configuration reduces power consumption and improves linearity of the device. The circuit shown in
With the exception of the diode 410 used to prevent the flow of positive current into the ACS terminal 408, exemplary operation of the simplified circuit shown in
In yet another embodiment, the ACS terminal 408 may be coupled to a control circuit 412 as illustrated in the simplified circuit of
It may be desirable to provide a negative ACS bias voltage VACS to the ACS terminal 408 when the SOI NMOSFET 300 is biased into an accumulated charge regime. In this exemplary embodiment, the control circuit 412 may prevent positive current flow into the ACS terminal 408 by selectively maintaining an ACS bias voltage VACS that is consistently negative with respect to both the source and drain bias voltages. In particular, the control circuit 412 may be used to apply an ACS bias voltage that is equal to or more negative than the lesser of Vs and Vd. By application of such an ACS bias voltage, the accumulated charge is thereby removed or otherwise controlled.
In the exemplary embodiment of the simplified circuit shown in
In other embodiments, Vs and Vd may comprise bias voltages that are other than zero. According to these examples. Vg must be sufficiently negative to both Vs and Vd in order for Vg to be sufficiently negative to Vth, in order to bias the NMOSFET 300 in the off-state. This allows the accumulation of accumulated charge under the gate oxide. For this example, the ACS bias voltage VACS may be selected to be equal to or more negative than the lesser of Vs and Vd by connecting the ACS terminal 408 to the control circuit 412 to provide selected ACS bias voltages, thereby conveying the accumulated charge from the ACC NMOSFET 300.
In other embodiments, if the ACC NMOSFET 300 of
As described above, in one embodiment, instead of having the control circuit 412 provide a bias to the ACS terminal 408 as shown in
In another embodiment, the circuit shown in
In one exemplary circuit, as shown in
In some embodiments, such as for example in an RF switch circuit, the gate terminal 402 and the ACS terminal 408 follow Vds at half the rate (Vds/2) of Vds. At high Vds excursions, Vgs may approach the threshold voltage Vth, resulting in increased Ids leakage current. In some cases, such a leakage current exits the ACS terminal 408 and can overwhelm associated circuitry (e.g., a negative voltage generator). Hence, the circuit shown in
In yet another exemplary embodiment, the simplified circuit shown in
As shown in the simplified circuit of
In some circuit embodiments, body nodes of a multi-finger FET implementation may be connected to one another (using, for example, metal or silicon), overlapping the source fingers. On another side of the FET implementation, gate nodes may be are connected to one another (using, for example, metal or silicon) overlapping the drain fingers. As a result of this FET implementation, additional capacitance may result between the source and body (S-B), and further additional capacitance may result between the drain and gate (D-G). These additional capacitances may degrade the symmetry of the intrinsic device. Under AC excitation, this results in the gate terminal following the drain terminal more closely, and the body terminal following the source terminal more closely, which effectively creates an AC signal across the diode 410, which can excite nonlinearities of the diode 410 as described above. Using the exemplary embodiment shown in
Improved Coff Performance Characteristics of ACC MOSFETs Made in Accordance with the Present Disclosed Method and Apparatus
As described above with reference to
Exemplary Improved Performance RF Switch Implementations Using ACC SOI MOSFETs in Accordance with the Present Teachings
Referring again to
Referring again to
The terms “switching” and “shunting”, as pertains to the transistors shown in
It will also be appreciated by those skilled in RF switch circuits that all of the exemplary switch circuits may be used “bi-directionally.” wherein the previously described input ports function as output ports, and vice versa. That is, although an exemplary RF switch may be described herein as having one or more input ports (or nodes) and one or more output ports (or nodes), this description is for convenience only, and it will be understood that output ports may, in some applications, be used to input signals, and input ports may, in some applications, be used to output signals. The RF switch circuits described with reference to
Referring again to
Exemplary bias voltages for the switching and shunting SOI NMOSFETs 506 and 508, respectively, may include the following: with Vth approximately zero volts, Vg, for the on-state, of +2.5 V, and Vg, for the off-state, of −2.5 V. For these bias voltages, the SOI NMOSFETs may eventually operate in an accumulated charge regime when placed into their off-states. In particular, and as described above with reference to
Exemplary bias voltages for the switching NMOSFET 526 and the shunting ACC NMOSFET 528 may include: with Vth approximately zero. Vg, for the on-state, of +2.5 V, and Vg, for the off-state, of −2.5 V. For these bias voltages, the SOI NMOSFETs may operate in an accumulated charge regime when placed into the off-state. However, when the switching NMOSFET 526 is in the on-state and the shunting ACC NMOSFET 528 is in the off-state, the output signal RFout at the output terminal 505 will not be distorted by nonlinear behavior of the off-state capacitance Coff of the improved shunting ACC NMOSFET 528 due to the accumulated charge. When the shunting ACC NMOSFET 528 operates in the accumulated charge regime, the accumulated charge is removed via the ACS terminal 508′. More specifically, because the gate terminal 502′ of the shunting ACC NMOSFET 528 is connected to the ACS terminal 508′, the accumulated charge is removed or otherwise controlled as described above in reference to the simplified circuit of
Exemplary bias voltages for the NMOSFET 526 and the ACC NMOSFET 528 may include the following: with V, approximately zero volts. Vg, for the on-state, of +2.5 V, and Vg, for the off-state, of −2.5 V. For these bias voltages, the SOI NMOSFETs 526, 528 may operate in an accumulated charge regime when placed into an off-state. However, when the NMOSFET 526 is in the on-state and the ACC NMOSFET 528 is in the off-state, the output signal RFout will not be distorted by nonlinear behavior of the off-state capacitance Coff of the ACC NMOSFET 528 due to the accumulated charge. Because the gate terminal 502′ of the ACC NMOSFET 528 is connected to the ACS terminal 508′ via a diode 509, the accumulated charge is entirely removed, reduced or otherwise controlled, as described above with reference to
Exemplary bias voltages for the NMOSFET 526 and the ACC NMOSFET 528 may include the following: with Vth approximately zero volts. Vg, for the on-state, of +2.5 V, and Vg, for the off-state, of −2.5 V. For these bias voltages, the SOI NMOSFETs 526, 528 may operate in an accumulated charge regime when placed into the off-state. However, when the NMOSFET 526 is in the on-state and the ACC NMOSFET 528 is in the off-state, the output signal RFout produced at the output terminal 505 will not be distorted by the nonlinear behavior of the oft-state capacitance Coff of the ACC NMOSFET 528 due to the accumulated charge. When the NMOSFET 528 operates in the accumulated charge regime, the accumulated charge is removed via the ACS terminal 508′. More specifically, because the ACS terminal 508′ of the ACC NMOSFET 528 is electrically coupled to the control circuit 520 via the control line 517 (i.e. controlled by the control signal “C2” as shown), the accumulated charge can be eliminated, reduced or otherwise controlled by applying selected bias voltages to the ACS terminal 508′ as described above with reference to
In the circuits described above with respect to
For example, as set forth above, although the exemplary RF switches have been described as being implemented using ACC SOI NMOSFET devices, they can also be implemented using ACC SOI PMOSFET devices. Further, although single-pole single-throw, and single-pole double-throw RF switches have been described above as examples of RF switches implemented in accordance with the present teachings, the present application encompasses any variation of single-pole multi-throw, multi-pole single-throw, and multi-pole multi-throw RF switch configurations. Those skilled in the RF switch design and fabrication arts shall recognize and appreciate that the present teachings can be used in implementing any convenient RF switch configuration design.
Exemplary RF Switch Implementation Using Stacked Transistors
In the exemplary embodiments of RF switch circuits described above, the switch circuits are implemented using a single SOI NMOSFET (e.g., the single SOI NMOSFET 506 of
One example of how stacked NMOSFETs may be implemented in accordance with the teachings of the present disclosure is illustrated in
Three stacked ACC SOI NMOSFETs are shown in each ACC NMOSFET stack in the exemplary stacked RF switch circuit 600 of
Other stacked RF switch circuits, adapted for accumulated charge control, analogous to the circuits described above with reference to
Exemplary Method of Operation
At the STEP 704, the ACC SOI MOSFET is controlled, at least part of the time, so that it operates in an accumulated charge regime. In most embodiments, as described above, the ACC MOSFET is operated in the accumulated charge regime by applying bias voltages that place the FET in an off-state condition. In one exemplary embodiment, the ACC SOI MOSFET comprises an ACC SOI NMOSFET that is configured as part of a shunting circuit of an RF switch. According to this exemplar) embodiment, the SOI NMOSFET may be operated in an accumulated charge regime after the shunting circuit is placed into an off-state by applying a negative bias voltage to the gate terminal of the ACC NMOSFET.
The method then proceeds to a STEP 706, whereat the accumulated charge that has accumulated in the channel region of the ACC MOSFET is removed or otherwise controlled via the ACS terminal. In this embodiment, the accumulated charge is conveyed to another circuit terminal and is thereby reduced or otherwise controlled. One such exemplary circuit terminal that can be used to convey the accumulated charge from the MOSFET body comprises a gate terminal of the ACC MOSFET (see, e.g., the description above with reference to
Exemplary RF Switch Implementations Using Stacked Transistors Having Source to Drain Resistors
As shall be appreciated by skilled persons from the present teachings, removal of the accumulated charge via the ACS terminal causes current to flow from the body of the ACC SOI MOSFET. For example, when a hole current flows from the body of an ACC SOI MOSFET via the ACS, an equal electron current flows to the FET source and/or drain. For some circuits (e.g., the RF switch circuit of
Exemplary operating voltages for the NMOSFETs 602-606 of
Even currents smaller than the exemplary currents may produce adverse affects on the operation of the RF switching circuit 800 by reducing Vgs and/or Vgd of the ACC SOI MOSFETs 620-624 in the off-state, thereby reducing the power handling capability and reliability of the circuit by increasing leakage (e.g., when either Vgs or Vgd approaches Vth), by increasing hot-carrier damage caused by excess leakage, etc. Linearity of the MOSFETs is also degraded by reducing Vgs and/or Vgd when either value approaches Vth.
Exemplary values for the Rd, resistors 802 to 806 may be selected in some embodiments by selecting a value approximately equal to the resistance of the gate resistors 632-636 divided by the number of ACC SOI NMOSFETs in the stack (in the exemplary embodiment, there are three ACC FETs in the stack). More generally, the value of the Rds resistors may be equal to the gate resistor value divided by the number of ACC SOI NMOSFETs in the stack. In one example, a stack of eight ACC SOI NMOSFETs may have gate resistors of 80 kohm and Rds resistors of 10 kohm.
In some embodiments, the Rds resistors may be selected so that they do not adversely affect switch performance characteristics, such as, for example, the insertion loss of the switch 800 due to the off-state ACC SOI NMOSFETs. For example, for a net shunt resistance greater than 10 kohm, the insertion loss is increased by less than 0.02 dB.
In other embodiments, the Rds resistors may be implemented in circuits comprising a single ACC SOI MOSFET (as contrasted with the stacked shunting configuration exemplified in
A first control signal C1 is provided to control the operating states of the ACC SOI NMOSFETs 526 and 528′ (i.e., C1 selectively operates the FETs in the on-state or the off-state). Similarly, a second control signal C1x is provided to control the operating states of the ACC SOI NMOSFETs 528 and 526′. As is well known, and as described for example in the above incorporated commonly assigned U.S. Pat. No. 6,804,502, the control signals C1 and C1x are generated so that the ACC SOI NMOSFETs 526 and 528′ are in an on-state when the ACC SOI NMOSFETs 528 and 526′ are in an off-state, and vice versa. This configuration allows the RF switch circuit 900 to selectively convey either the signal RF1 or RF2 to the RF common output node 903.
A first ACS control signal C2 is configured to control the operation of the ACS terminals of the SOI NMOSFETs 526 and 528′. A second ACS control signal C2x is configured to control the ACS terminals of the ACC SOI NMOSFETs 528 and 526′. The first and second ACS control signals, C2 and C2x, respectively, are selected so that the ACSs of the associated and respective NMOSFETs are appropriately biased in order to eliminate, reduce, or otherwise control their accumulated charge when the ACC SOI NMOSFETs operate in an accumulated charge regime.
As shown in the RF switch circuit 900 of
Additional Exemplary Benefits Afforded by the ACC MOSFETs of the Present Disclosure
As described above, presence of the accumulated charge in the bodies of the SOI MOSFETs can adversely affect the drain-to-source breakdown voltage (BVDSS) performance characteristics of the floating body MOSFETs. This also has the undesirable effect of worsening the linearity of off-state MOSFETs when used in certain circuits such as RF switching circuits. For example, consider the shunting SOI NMOSFET 528 shown in
When sufficiently large signals are input that cause the NMOSFET 528 to enter a BVDSS regime, some of the RF current is clipped, or redirected through the NMOSFET 528 to ground, resulting in a loss of signal power. This current “clipping” causes compression behavior that can be shown, for instance, in a RF switch “Pout vs. Pin” plot. This is frequently characterized by P1 dB, wherein the insertion loss is increased by 1.0 dB over the small-signal insertion loss. This is an obvious indication of nonlinearity of the switch. In accordance with the present disclosed method and apparatus, removing, reducing or otherwise controlling the accumulated charge increases the BVDSS point, increases to the BVDSS point of the NMOSFET 528 commensurately increases the large-signal power handling of the switch. As an example, for a switch, doubling the BVDSS voltage of the ACC NMOSFET increases the P1 dB point by 6 dB. This is a significant accomplishment as compared with the prior art RF switch designs.
In addition, as described above in more detail, presence of the accumulated charge in SOI MOSFET body adversely impacts the magnitude of Coff and also takes time to form when the FET is switched from an on-state to an off-state. In terms of switch performance, the nonlinearity of Coff adversely impacts the overall switch linearity performance (as described above), and the magnitude of Coff adversely affects the small-signal performance parameters such as insertion loss, insertion phase (or delay), and isolation. By reducing the magnitude of Coff using the present disclosed method and apparatus, the switch (implemented with ACC MOSFETs) has reduced insertion loss due to lowered parasitic capacitance, reduced insertion phase (or delay), again due to lowered parasitic capacitance, and increased isolation due to less capacitive feedthrough.
The ACC MOSFET also improves the drift characteristic of SOI MOSFETs as pertains to the drift of the small-signal parameters over a period of time. As the SOI MOSFET takes some time to accumulate the accumulated charge when the switch is off, the Con capacitance is initially fairly small. However, over a period of time while operated in the accumulated charge regime, the off-state capacitance Coff increases toward a final value. The time it takes for the NMOSFET to reach a full accumulated charge state depends on the electron-hole pair (EHP) generation mechanism. Typically, this time period is on the order of approximately hundreds of milliseconds for thermal EHP generation at room temperature, for example. During this charge-up time period, the insertion loss and insertion phase increase. Also, during this time period, the isolation decreases. As is well known, these are undesirable phenomena in standard SOI MOSFET devices. These problems are alleviated or otherwise mitigated using the ACC NMOSFETs and related circuits described above.
In addition to the above-described benefits afforded by the disclosed ACC MOSFET method and apparatus, the disclosed techniques also allow the implementation of SOI MOSFETs having improved temperature performance, improved sensitivity to Vdd variations, and improved sensitivity to process variations. Other improvements to the prior art SOI MOSFETs afforded by the present disclosed method and apparatus will be understood and appreciated by those skilled in the electronic device design and manufacturing arts.
Exemplary Fabrication Methods
In one embodiment of the present disclosure, the exemplary RF switches described above may be implemented using a fully insulating substrate semiconductor-on-insulator (SOI) technology. Also, as noted above, in addition to the commonly used silicon-based systems, some embodiments of the present disclosure may be implemented using silicon-germanium (SiGe), wherein the SiGe is used equivalently in place of silicon.
In some exemplary embodiments, the MOSFET transistors of the present disclosure may be implemented using “Ultra-Thin-Silicon (UTSi)” (also referred to herein as “ultrathin silicon-on-sapphire”) technology. In accordance with UTSi manufacturing methods, the transistors used to implement the inventive methods disclosed herein are formed in an extremely thin layer of silicon in an insulating sapphire wafer. The fully insulating sapphire substrate enhances the performance characteristics of the inventive RF circuits by reducing the deleterious substrate coupling effects associated with non-insulating and partially insulating substrates. For example, insertion loss improvements may be realized by lowering the transistor on-state resistances and by reducing parasitic substrate conductance and capacitance. In addition, switch isolation is improved using the fully insulating substrates provided by UTSi technology. Owing to the fully insulating nature of silicon-on-sapphire technology, the parasitic capacitance between the nodes of the RF switches is greatly reduced as compared with bulk CMOS and other traditional integrated circuit manufacturing technologies.
Examples of and methods for making silicon-on-sapphire devices that can be implemented in the MOSFETs and circuits described herein, are described in U.S. Pat. No. 5,416,043 (“Minimum charge FET fabricated on an ultrathin silicon on sapphire wafer”); U.S. Pat. No. 5,492,857 (“High-frequency wireless communication system on a single ultrathin silicon on sapphire chip”); U.S. Pat. No. 5,572,040 (“High-frequency wireless communication system on a single ultrathin silicon on sapphire chip”); U.S. Pat. No. 5,596,205 (“High-frequency wireless communication system on a single ultrathin silicon on sapphire chip”); U.S. Pat. No. 5,600,169 (“Minimum charge FET fabricated on an ultrathin silicon on sapphire wafer”); U.S. Pat. No. 5,663,570 (“High-frequency wireless communication system on a single ultrathin silicon on sapphire chip”); U.S. Pat. No. 5,861,336 (“High-frequency wireless communication system on a single ultrathin silicon on sapphire chip”); U.S. Pat. No. 5,863,823 (“Self-aligned edge control in silicon on insulator”); U.S. Pat. No. 5,883,396 (“High-frequency wireless communication system on a single ultrathin silicon on sapphire chip”); U.S. Pat. No. 5,895,957 (“Minimum charge FET fabricated on an ultrathin silicon on sapphire wafer”); U.S. Pat. No. 5,920,233 (“Phase locked loop including a sampling circuit for reducing spurious side bands”); U.S. Pat. No. 5,930,638 (“Method of making a low parasitic resistor on ultrathin silicon on insulator”); U.S. Pat. No. 5,973,363 (“CMOS circuitry with shortened P-channel length on ultrathin silicon on insulator”); U.S. Pat. No. 5,973,382 (“Capacitor on ultrathin semiconductor on insulator”); and U.S. Pat. No. 6,057,555 (“High-frequency wireless communication system on a single ultrathin silicon on sapphire chip”). All of these referenced patents are incorporated herein in their entirety for their teachings on ultrathin silicon-on-sapphire integrated circuit design and fabrication.
Similarly to other bulk and SOI CMOS processes, an SOS enhancement mode NMOSFET, suitable for some embodiments of the present disclosure, may, in some embodiments, be fabricated with a p-type implant into the channel region with n-type source and drain regions, and may have a threshold voltage of approximately +500 mV. The threshold voltage is directly related to the p-type doping level, with higher doping resulting in higher thresholds. Similarly, the SOS enhancement mode PMOSFET may, in some exemplary embodiments, be implemented with an n-type channel region and p-type source and drain regions. Again, the doping level defines the threshold voltage with higher doping resulting in a more negative threshold.
In some exemplary embodiments, an SOS depletion-mode NMOSFET, suitable for some embodiments of the present disclosure, may be fabricated by applying the p-type channel-implant mask to the n-type transistor, resulting in a structure that has n-type channel, source, and drain regions and a negative threshold voltage of approximately −500 mV. Similarly, in some exemplary embodiments, a suitable depletion-mode PMOSFET may be implemented by applying the n-type channel-implant mask to the p-type transistor, resulting in a structure that has p-type channel, source, and drain regions and a positive threshold voltage of approximately +500 mV.
As noted in the background section above, the present ACC MOSFET apparatus can also be implemented using any convenient semiconductor-on-insulator technology, included, but not limited to, silicon-on-insulator, silicon-on-sapphire, and silicon-on-bonded wafer technology. One such silicon-on-bonded wafer technique uses “direct silicon bonded” (DSB) substrates. Direct silicon bond (DSB) substrates are fabricated by bonding and electrically attaching a film of single-crystal silicon of differing crystal orientation onto a base substrate. Such implementations are available from the Silicon Genesis Corporation headquartered in San Jose, Calif. As described at the Silicon Genesis Corporation website (publicly available at “www.sigen.com”), silicon-on-bonded wafer techniques include the so-called NanoCleave™ bonding process which can be performed at room temperature. Using this process, SOI wafers can be formed with materials having substantially different thermal expansion coefficients, such as in the manufacture of Germanium-on-Insulator wafers (GeOI). Exemplary patents describing silicon-on-bonded wafer implementations are as follows: U.S. Pat. No. 7,056,808, issued Jun. 6, 2006 to Henley, et al.; U.S. Pat. No. 6,969,668, issued Nov. 29, 2005 to Kang, et al.; U.S. Pat. No. 6,908,832, issued Jun. 21, 2005 to Farrens et al.; U.S. Pat. No. 6,632,724, issued Oct. 14, 2003 to Henley, et al. and U.S. Pat. No. 6,790,747, issued Sep. 14, 2004 to Henley, et al. All of the above-cited patents are incorporated by reference herein for their teachings on techniques and methods of fabricating silicon devices on bonded wafers.
A reference relating to the fabrication of enhancement-mode and depletion-mode transistors in SOS is “CMOS/SOS/LSI Switching Regulator Control Device,” Orndorff. R. and Butcher, D., Solid-State Circuits Conference, Digest of Technical Papers, 1978 IEEE International, Volume XXI, pp. 234-235, February 1978. The “Orndorff” reference is hereby incorporated in its entirety herein for its techniques on the fabrication of enhancement-mode and depletion-mode SOS transistors.
Embodiments of Methods and Apparatuses for Improving Linearity Characteristics in Accordance with the Present CIP
The present CIP describes methods and apparatuses for improving linearity characteristics of ACC FETs. Persons skilled in the art of electronics devices will appreciate that the teachings herein apply equally to NMOSFETs and PMOSFETs and other similar devices. For simplicity, the embodiments and examples presented herein for illustrative purposes may include only NMOSFETs, unless otherwise noted. By making well known changes to dopants, charge carriers, polarity of bias voltages, etc., persons skilled in the art of electronic devices will easily understand how these embodiments and examples may be adapted for use with PMOSFETs and other similar devices.
Research shows that the above-described ACC field-effect-transistors (FETs) exhibit linearity sensitivity when the ACC FETs are in an OFF state. This linearity sensitivity is in large part caused by body-gate potential difference when the ACC FET is turned OFF. This sensitivity is most clearly defined as degradation in second and third order inter-modulation harmonic distortion, although it may encompass other signal degradation as well. In many implementations, body-to-gate voltage (VBG) is set according to the diode voltage drop, a value that is dependent on body current. Because body current has a delta of several orders of magnitude, VBG likewise varies accordingly. Evidence suggests that parasitic MOS capacitance in the ACS region causes the observed linearity sensitivity. In order to overcome the current sensitivity to linearity, various combinations of two methods are described that provide improvement in the linearity characteristics of the above-described ACC FETs.
The methods and apparatus described herein provide improvements to FET linearity characteristics by modifying the above-described accumulated charge control (ACC) FETs. Harmonic performance is improved using the presently disclosed improved methods and apparatus. In this improved method of using ACSs to improve harmonic performance, the body-to-gate potential sensitivity provides an impetus for providing improved solutions. Because the implant within the ACS itself generates harmonic interference at the desired range of operating voltage in the above described methods and apparatus, an improved method and apparatus is defined as an optimization of using ACSs to improve even and odd harmonics.
An overview of two methods providing linearity improvement is now presented. The first method comprises controlling the doping levels and the doping materials of the implant (also referred to herein as “improved body contact”) in the ACS region, so that the worst case harmonic peak is shifted away from standard or desired operating conditions. This method is described in additional detail in the section below entitled “Modification to ACS Implant.” The second method comprises providing a structure that cancels, in part or entirely, the voltage drop across parasitic capacitance between the body and the gate of the MOSFET having an ACS. In such a structure, voltages across non-linear parasitic capacitance terms are consequently set to zero, which advantageously nullifies the generation of non-linearity altogether. This method is described in additional detail in the section below entitled “Dual ACS Device Implementation with AC short.”
Modification to ACS Implant
By altering the doping type and the doping levels of the implant in the ACS region, the worst-case peak deviating from linearity can be moved away from standard operating conditions. More specifically, modifications of the implants can move the worst-case harmonic peak either to more negative bias voltages, or closer to zero bias condition. Because each direction has its advantages and disadvantages, there is room for tunability to the application specifications. Characterization of a variety of implants would provide for the desired tunability in future applications.
In silicon processes, selecting different types of the implant and tuning the implant levels will shift the worst-case harmonic peak away from desired operating conditions. More accurately, this shifts the body voltage worst-case harmonics peak away from approximate operational voltage magnitudes to values more or less than operational voltages (a shift from VB
As briefly discussed above, the non-linear harmonic response is believed to arise from the parasitic MOS capacitance in the ACS region. Adjusting the implant in the ACS region allows for the voltage threshold in which the parasitic MOS capacitor is turned on to be moved out of the desired operational voltage range to achieve a linear or near-linear response within the specified operating range.
By selecting and controlling the dopant material and dopant levels in the ACS region, undesirable harmonic responses can be moved away from the operational regions of an ACC MOSFET. The adjustment of the implant in the ACS region may be done with nearly any embodiment of an ACC MOSFET in nearly any configuration, such as those discussed above with reference to
Dual ACS Device Implementation with AC Short
In accordance with the present method and apparatus, a dual ACS (or “body contact”) device retains similarities to a standard H-gate FET device (such as the device shown in
The new H-gate type device is defined by an AC short between the dual-sided ACS regions at the bottom of the FET stack. Because each of the ACS regions on each side of the stack is independently radio-frequency coupled by parasitic capacitance to the gate polysilicon, second-order intermodulation distortion harmonics improve dramatically with symmetry. Because the body contacts on either side of the stack are shorted together, and thus jointly coupling to the gate polysilicon, there is a cancellation of voltage across CBG. This cancellation of voltage sets the voltage across nonlinear capacitances to 0V, voiding the generation of nonlinearity altogether.
By evening parasitic capacitance on the source and drain sides of the device (due to symmetry), and connecting the symmetrical body contacts (with the H-gate AC short), 20 to 30 dB improvements in second and third order harmonics versus their worst-case spikes are observed. Also, the layout lowered harmonic body-to-gate potential difference sensitivity.
It is also noted that the AC short can be made by any of the interconnect methods, direct or inductive. An example of a direct connection is by use of a metal layer. An example of an inductive connection is use of P+ routing
To illustrate the importance of the AC shorted configuration in a dual ACS ACC MOSFET,
With the AC short and balanced capacitances, the voltage difference between the body and the gate is forced to be zero due to the voltage balance. (That is, CGD=CGS and CBD=CBS, causing VBG=0V). If VBG=0, then even if CBG is nonlinear, there is no voltage across the capacitor to generate C(V) nonlinearity.
The effectiveness of the AC short in reducing the linearity sensitivity of the dual ACS contact MOSFET may be improved by controlling certain layout dependent characteristics. These layout dependent characteristics include controlling layout dependent critical capacitances. These critical capacitances include the following: (1) CGS should be the same as CGD; and (2) CBS should be the same as CBD; and (3) CGG; and CBB should be negligible. Also, for FETs with many fingers, if symmetric, parasitics should be almost identical. Such capacitances may be achieved through a layout where the source and drain are symmetric with respect to a horizontal line passing through a center of the gate. Layout connections may also improve the effectiveness of the AC short. Preferably, contacts to the ACS regions on both sides of the MOSFET should be connected together through a low impedance path. In the layout shown in
2D and 3D Symmetric “N”-Body Contact Device Implementation with AC Short
The ideology behind a two-dimensionally symmetric dual ACS (body contact) FET device with an AC short can be extended to a triple-body contact device, quadruple contact device, and so on, up to an “N”-body contact device, as long as two dimensional symmetry is maintained. An N-body contact device may also be thought of as an annular device. Also, should devices be made in three dimensional layers, that is, a series of stacked, two dimensional devices, approximated as three dimensional vis-à-vis a summation technique, again, so long as symmetry is maintained, shorting the three dimensionally layered n-body contacts together will produce better second and third order harmonics.
As indicated above, embodiments according to the present invention are not limited to a single ACS region contacting the MOSFET body at one end of the body or dual ACS regions contacting the MOSFET body at both ends of the body. Alternative MOSFET architectures according to embodiments of the present invention may allow for multiple ACS regions to contact the MOSFET body in a variety of orientations. Preferably, the ACS regions are disposed in a symmetric manner so as to maximize the cancellation of voltage across CBG when shorting the ACS regions, which provides for reduction of the second order harmonic. The multiple ACS regions are also preferably disposed close to the Gate oxide, where the accumulated charges are located. As indicated above, MOSFET architectures may also comprise three dimensional structures. Again, embodiments of the present invention having three dimensional structures may have multiple ACS regions contacting the MOSFET body. ACS regions in such a three dimensional structure are preferably disposed in a symmetric manner.
Still other embodiments of the present invention may use both the method described above of controlling the doping type and doping level of the ACS region and the method described above of shorting the ACS regions to achieve a linearity improvement in a MOSFET. Note also that an electrical contact region or regions to the ACS region may comprise the same material as the ACS region, that is, the two regions may be coextensive. In other embodiments, the two regions may be different materials, such as shown in
Electrical connections to MOSFETs incorporating either or both of the described method of controlling the ACS region implant and the AC short may be made in the manner described above in regard to
The foregoing Detailed Description of exemplary and preferred embodiments is presented for purposes of illustration and disclosure in accordance with the requirements of the law. It is not intended to be exhaustive nor to limit the invention to the precise form or forms described, but only to enable others skilled in the art to understand how the invention may be suited for a particular use or implementation. The possibility of modifications and variations will be apparent to practitioners skilled in the art.
No limitation is intended by the description of exemplary embodiments which may have included tolerances, feature dimensions, specific operating conditions, engineering specifications, or the like, and which may vary between implementations or with changes to the state of the art, and no limitation should be implied therefrom. In particular it is to be understood that the disclosures are not limited to particular compositions or biological systems, which can, of course, vary. This disclosure has been made with respect to the current state of the art, but also contemplates advancements and that adaptations in the future may take into consideration of those advancements, namely in accordance with the then current state of the art. It is intended that the scope of the invention be defined by the Claims as written and equivalents as applicable. It is also to be understood that the terminology used herein is for the purpose of describing particular embodiments only, and is not intended to be limiting. Reference to a claim element in the singular is not intended to mean “one and only one” unless explicitly so stated. As used in this specification and the appended claims, the singular forms “a,” “an,” and “the” include plural referents unless the content clearly dictates otherwise. The term “several” includes two or more referents unless the content clearly dictates otherwise. Unless defined otherwise, all technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which the disclosure pertains.
Moreover, no element, component, nor method or process step in this disclosure is intended to be dedicated to the public regardless of whether the element, component, or step is explicitly recited in the Claims. No claim element herein is to be construed under the provisions of 35 U.S.C. Sec, 112, sixth paragraph, unless the element is expressly recited using the phrase “means for . . . ” and no method or process step herein is to be construed under those provisions unless the step, or steps, are expressly recited using the phrase “comprising step(s) for . . . ”.
A number of embodiments of the disclosure have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the present disclosure. Accordingly, other embodiments are within the scope of the following claims.
This patent application is a continuation of co-pending U.S. patent application Ser. No. 13/277,108 filed Oct. 19, 2011, which patent application claims the benefit of priority to U.S. provisional application No. 61/405,165, filed Oct. 20, 2010; application Ser. No. 13/277,108 is a Continuation-in-Part (CIP) of U.S. patent application Ser. No. 13/053,211 filed Mar. 22, 2011 (now U.S. Pat. No. 8,129,787, dated Mar. 6, 2012) which is a divisional application of U.S. patent application Ser. No. 11/484,370 filed Jul. 10, 2006 (now U.S. Pat. No. 7,910,993, dated Mar. 22, 2011) which claims the benefit of priority to U.S. provisional application No. 60/698,523, filed Jul. 11, 2005; this patent application is also a continuation-in-part of co-pending U.S. patent application Ser. No. 13/028,144 filed Feb. 15, 2011, which is a divisional of U.S. patent application Ser. No. 11/520,912 filed Sep. 14, 2006 (now U.S. Pat. No. 7,890,891, dated Feb. 15, 2011), which is a continuation-in-part of U.S. patent application Ser. No. 11/484,370 filed Jul. 10, 2006 (now U.S. Pat. No. 7,910,993, dated Mar. 22, 2011) which claims the benefit of priority to U.S. Provisional Application No. 60/698,523, filed Jul. 11, 2005, and said application Ser. No. 11/520,912 claims the benefit of priority to U.S. Provisional Application No. 60/718,260 filed. Sep. 15, 2005. The contents of all of the applications and issued patents cited above, including appendices of those applications, are incorporated by reference herein in their entirety as if set forth in full.
Number | Name | Date | Kind |
---|---|---|---|
3646361 | Pfiffner | Feb 1972 | A |
3699359 | Shelby | Oct 1972 | A |
3975671 | Stoll | Aug 1976 | A |
3988727 | Scott | Oct 1976 | A |
4053916 | Cricchi et al. | Oct 1977 | A |
4145719 | Hand et al. | Mar 1979 | A |
4244000 | Ueda et al. | Jan 1981 | A |
4256977 | Hendrickson | Mar 1981 | A |
4316101 | Minner | Feb 1982 | A |
4317055 | Yoshida et al. | Feb 1982 | A |
4367421 | Baker | Jan 1983 | A |
4390798 | Kurafuji | Jun 1983 | A |
RE31749 | Yamashiro | Nov 1984 | E |
4638184 | Kimura | Jan 1987 | A |
4736169 | Weaver et al. | Apr 1988 | A |
4739191 | Puar | Apr 1988 | A |
4746960 | Valeri et al. | May 1988 | A |
4748485 | Vasudev | May 1988 | A |
4809056 | Shirato et al. | Feb 1989 | A |
4810911 | Noguchi | Mar 1989 | A |
4825145 | Tanaka et al. | Apr 1989 | A |
4849651 | Estes, Jr. | Jul 1989 | A |
4890077 | Sun | Dec 1989 | A |
4891609 | Eilley | Jan 1990 | A |
4906587 | Blake | Mar 1990 | A |
4929855 | Ezzeddine | May 1990 | A |
4939485 | Eisenberg | Jul 1990 | A |
4984040 | Yap | Jan 1991 | A |
4985647 | Kawada | Jan 1991 | A |
4999585 | Burt et al. | Mar 1991 | A |
5001528 | Bahraman | Mar 1991 | A |
5012123 | Ayasli et al. | Apr 1991 | A |
5023494 | Tsukii et al. | Jun 1991 | A |
5061907 | Rasmussen | Oct 1991 | A |
5061911 | Weidman et al. | Oct 1991 | A |
5081706 | Kim | Jan 1992 | A |
5095348 | Houston | Mar 1992 | A |
5107152 | Jain et al. | Apr 1992 | A |
5124762 | Childs et al. | Jun 1992 | A |
5125007 | Yamaguchi et al. | Jun 1992 | A |
5146178 | Nojima et al. | Sep 1992 | A |
5148393 | Furuyama | Sep 1992 | A |
5157279 | Lee | Oct 1992 | A |
5182529 | Chern | Jan 1993 | A |
5208557 | Kersh, III | May 1993 | A |
5272457 | Heckaman et al. | Dec 1993 | A |
5274343 | Russell et al. | Dec 1993 | A |
5283457 | Matloubian | Feb 1994 | A |
5285367 | Keller | Feb 1994 | A |
5306954 | Chan et al. | Apr 1994 | A |
5313083 | Schindler | May 1994 | A |
5317181 | Tyson | May 1994 | A |
5319604 | Imondi et al. | Jun 1994 | A |
5345422 | Redwine | Sep 1994 | A |
5350957 | Cooper et al. | Sep 1994 | A |
5375257 | Lampen | Dec 1994 | A |
5405795 | Beyer et al. | Apr 1995 | A |
5416043 | Burgener et al. | May 1995 | A |
5422590 | Coffman et al. | Jun 1995 | A |
5442327 | Longbrake et al. | Aug 1995 | A |
5446418 | Hara et al. | Aug 1995 | A |
5448207 | Kohama | Sep 1995 | A |
5477184 | Uda et al. | Dec 1995 | A |
5488243 | Tsuruta et al. | Jan 1996 | A |
5492857 | Reedy et al. | Feb 1996 | A |
5493249 | Manning | Feb 1996 | A |
5548239 | Kohama | Aug 1996 | A |
5553295 | Pantelakis et al. | Sep 1996 | A |
5554892 | Norimatsu | Sep 1996 | A |
5559368 | Hu et al. | Sep 1996 | A |
5572040 | Reedy et al. | Nov 1996 | A |
5576647 | Sutardja | Nov 1996 | A |
5578853 | Hayashi et al. | Nov 1996 | A |
5581106 | Hayashi et al. | Dec 1996 | A |
5594371 | Douseki | Jan 1997 | A |
5596205 | Reedy et al. | Jan 1997 | A |
5597739 | Sumi et al. | Jan 1997 | A |
5600169 | Burgener et al. | Feb 1997 | A |
5600588 | Kawashima | Feb 1997 | A |
5610533 | Arimoto et al. | Mar 1997 | A |
5629655 | Dent | May 1997 | A |
5663570 | Reedy et al. | Sep 1997 | A |
5670907 | Gorecki et al. | Sep 1997 | A |
5681761 | Kim | Oct 1997 | A |
5689144 | Williams | Nov 1997 | A |
5694308 | Cave | Dec 1997 | A |
5699018 | Yamamoto et al. | Dec 1997 | A |
5717356 | Kohama | Feb 1998 | A |
5729039 | Beyer et al. | Mar 1998 | A |
5731607 | Kohama | Mar 1998 | A |
5734291 | Tasdighi et al. | Mar 1998 | A |
5748016 | Kurosawa | May 1998 | A |
5748053 | Kameyama et al. | May 1998 | A |
5753955 | Fechner | May 1998 | A |
5760652 | Yamamoto et al. | Jun 1998 | A |
5767549 | Chen et al. | Jun 1998 | A |
5774411 | Hsieh et al. | Jun 1998 | A |
5774792 | Tanaka et al. | Jun 1998 | A |
5777530 | Nakatuka | Jul 1998 | A |
5784311 | Assaderaghi et al. | Jul 1998 | A |
5784687 | Itoh et al. | Jul 1998 | A |
5793246 | Vest et al. | Aug 1998 | A |
5801577 | Tailliet | Sep 1998 | A |
5804858 | Hsu et al. | Sep 1998 | A |
5807772 | Takemura | Sep 1998 | A |
5808505 | Tsukada | Sep 1998 | A |
5812939 | Kohama | Sep 1998 | A |
5814899 | Okumura et al. | Sep 1998 | A |
5818099 | Burghartz | Oct 1998 | A |
5818278 | Yamamoto et al. | Oct 1998 | A |
5818283 | Tonami et al. | Oct 1998 | A |
5818289 | Chevallier et al. | Oct 1998 | A |
5818766 | Song | Oct 1998 | A |
5821769 | Douseki | Oct 1998 | A |
5821800 | Le et al. | Oct 1998 | A |
5825227 | Kohama et al. | Oct 1998 | A |
5861336 | Reedy et al. | Jan 1999 | A |
5863823 | Burgener | Jan 1999 | A |
5864328 | Kajimoto | Jan 1999 | A |
5874836 | Nowak et al. | Feb 1999 | A |
5874849 | Marotta et al. | Feb 1999 | A |
5877978 | Morishita et al. | Mar 1999 | A |
5878331 | Yamamoto et al. | Mar 1999 | A |
5880620 | Gitlin et al. | Mar 1999 | A |
5883396 | Reedy et al. | Mar 1999 | A |
5883541 | Tahara et al. | Mar 1999 | A |
5892260 | Okumura et al. | Apr 1999 | A |
5892382 | Ueda et al. | Apr 1999 | A |
5892400 | van Saders et al. | Apr 1999 | A |
5895957 | Reedy et al. | Apr 1999 | A |
5903178 | Miyatsuji et al. | May 1999 | A |
5912560 | Pasternak | Jun 1999 | A |
5917362 | Kohama | Jun 1999 | A |
5920093 | Huang et al. | Jul 1999 | A |
5920233 | Denny | Jul 1999 | A |
5926466 | Ishida et al. | Jul 1999 | A |
5930605 | Mistry et al. | Jul 1999 | A |
5930638 | Reedy et al. | Jul 1999 | A |
5945867 | Uda et al. | Aug 1999 | A |
5959335 | Bryant et al. | Sep 1999 | A |
5969560 | Kohama et al. | Oct 1999 | A |
5973363 | Staab et al. | Oct 1999 | A |
5973382 | Burgener et al. | Oct 1999 | A |
5973636 | Okubo et al. | Oct 1999 | A |
5986518 | Dougherty | Nov 1999 | A |
5990580 | Weigand | Nov 1999 | A |
6020778 | Shigehara | Feb 2000 | A |
6020781 | Fujioka | Feb 2000 | A |
6049110 | Koh | Apr 2000 | A |
6057555 | Reedy et al. | May 2000 | A |
6057723 | Yamaji et al. | May 2000 | A |
6061267 | Houston | May 2000 | A |
6063686 | Masuda et al. | May 2000 | A |
6064275 | Yamauchi | May 2000 | A |
6064872 | Vice | May 2000 | A |
6066993 | Yamamoto et al. | May 2000 | A |
6081165 | Goldman | Jun 2000 | A |
6081443 | Morishita et al. | Jun 2000 | A |
6081694 | Matsuura et al. | Jun 2000 | A |
6084255 | Ueda et al. | Jul 2000 | A |
6087893 | Oowaki et al. | Jul 2000 | A |
6094088 | Yano | Jul 2000 | A |
6100564 | Bryant et al. | Aug 2000 | A |
6104061 | Forbes et al. | Aug 2000 | A |
6111778 | MacDonald et al. | Aug 2000 | A |
6114923 | Mizutani | Sep 2000 | A |
6118343 | Winslow | Sep 2000 | A |
6122185 | Utsunomiya et al. | Sep 2000 | A |
6130570 | Pan et al. | Oct 2000 | A |
6133752 | Kawagoe | Oct 2000 | A |
6160292 | Flaker et al. | Dec 2000 | A |
6169444 | Thurber, Jr. | Jan 2001 | B1 |
6172378 | Hull et al. | Jan 2001 | B1 |
6173235 | Maeda | Jan 2001 | B1 |
6177826 | Mashiko et al. | Jan 2001 | B1 |
6188247 | Storino et al. | Feb 2001 | B1 |
6188590 | Chang et al. | Feb 2001 | B1 |
6191449 | Shino | Feb 2001 | B1 |
6195307 | Umezawa et al. | Feb 2001 | B1 |
6201761 | Wollesen | Mar 2001 | B1 |
RE37124 | Monk et al. | Apr 2001 | E |
6215360 | Callaway, Jr. | Apr 2001 | B1 |
6218248 | Hwang et al. | Apr 2001 | B1 |
6218890 | Yamaguchi et al. | Apr 2001 | B1 |
6218892 | Soumyanath et al. | Apr 2001 | B1 |
6222394 | Allen et al. | Apr 2001 | B1 |
6239649 | Bertin et al. | May 2001 | B1 |
6249027 | Burr | Jun 2001 | B1 |
6249029 | Bryant et al. | Jun 2001 | B1 |
6249446 | Shearon et al. | Jun 2001 | B1 |
6281737 | Kuang et al. | Aug 2001 | B1 |
6288458 | Berndt | Sep 2001 | B1 |
6297687 | Sugimura | Oct 2001 | B1 |
6300796 | Troutman et al. | Oct 2001 | B1 |
6304110 | Hirano | Oct 2001 | B1 |
6308047 | Yamamoto et al. | Oct 2001 | B1 |
6310508 | Westerman | Oct 2001 | B1 |
6316983 | Kitamura | Nov 2001 | B1 |
6320225 | Hargrove et al. | Nov 2001 | B1 |
6337594 | Hwang | Jan 2002 | B1 |
6341087 | Kunikiyo | Jan 2002 | B1 |
6356536 | Repke | Mar 2002 | B1 |
6365488 | Liao | Apr 2002 | B1 |
6380793 | Bancal et al. | Apr 2002 | B1 |
6380796 | Sakai et al. | Apr 2002 | B2 |
6387739 | Smith | May 2002 | B1 |
6392440 | Nebel | May 2002 | B2 |
6392467 | Oowaki et al. | May 2002 | B1 |
6396325 | Goodell | May 2002 | B2 |
6400211 | Yokomizo et al. | Jun 2002 | B1 |
6407427 | Oh | Jun 2002 | B1 |
6407614 | Takahashi | Jun 2002 | B1 |
6411156 | Borkar et al. | Jun 2002 | B1 |
6414353 | Maeda et al. | Jul 2002 | B2 |
6414863 | Bayer et al. | Jul 2002 | B1 |
6429487 | Kunikiyo | Aug 2002 | B1 |
6429632 | Forbes et al. | Aug 2002 | B1 |
6429723 | Hastings | Aug 2002 | B1 |
6433587 | Assaderaghi et al. | Aug 2002 | B1 |
6433589 | Lee | Aug 2002 | B1 |
6452232 | Adan | Sep 2002 | B1 |
6461902 | Xu et al. | Oct 2002 | B1 |
6466082 | Krishnan | Oct 2002 | B1 |
6469568 | Toyoyama et al. | Oct 2002 | B2 |
6486511 | Nathanson et al. | Nov 2002 | B1 |
6486729 | Imamiya | Nov 2002 | B2 |
6498058 | Bryant et al. | Dec 2002 | B1 |
6498370 | Kim et al. | Dec 2002 | B1 |
6504212 | Allen et al. | Jan 2003 | B1 |
6504213 | Ebina | Jan 2003 | B1 |
6512269 | Bryant et al. | Jan 2003 | B1 |
6518645 | Bae et al. | Feb 2003 | B2 |
6521959 | Kim et al. | Feb 2003 | B2 |
6537861 | Kroell et al. | Mar 2003 | B1 |
6559689 | Clark | May 2003 | B1 |
6563366 | Kohama | May 2003 | B1 |
6608785 | Chuang et al. | Aug 2003 | B2 |
6608789 | Sullivan et al. | Aug 2003 | B2 |
6617933 | Ito et al. | Sep 2003 | B2 |
6631505 | Arai | Oct 2003 | B2 |
6632724 | Henley et al. | Oct 2003 | B2 |
6642578 | Arnold et al. | Nov 2003 | B1 |
6646305 | Assaderaghi et al. | Nov 2003 | B2 |
6653697 | Hidaka et al. | Nov 2003 | B2 |
6670655 | Lukes et al. | Dec 2003 | B2 |
6677641 | Kocon | Jan 2004 | B2 |
6677803 | Chiba | Jan 2004 | B1 |
6684065 | Bult | Jan 2004 | B2 |
6693326 | Adan | Feb 2004 | B2 |
6693498 | Sasabata et al. | Feb 2004 | B1 |
6698082 | Crenshaw et al. | Mar 2004 | B2 |
6698498 | Ziegelaar et al. | Mar 2004 | B1 |
6703863 | Gion | Mar 2004 | B2 |
6704550 | Kohama et al. | Mar 2004 | B1 |
6711397 | Petrov et al. | Mar 2004 | B1 |
6714065 | Komiya et al. | Mar 2004 | B2 |
6717458 | Potanin | Apr 2004 | B1 |
6762477 | Kunikiyo | Jul 2004 | B2 |
6774701 | Heston et al. | Aug 2004 | B1 |
6781805 | Urakawa | Aug 2004 | B1 |
6788130 | Pauletti et al. | Sep 2004 | B2 |
6790747 | Henley et al. | Sep 2004 | B2 |
6801076 | Merritt | Oct 2004 | B1 |
6803680 | Brindle et al. | Oct 2004 | B2 |
6804502 | Burgener et al. | Oct 2004 | B2 |
6816016 | Sander et al. | Nov 2004 | B2 |
6819938 | Sahota | Nov 2004 | B2 |
6830963 | Forbes | Dec 2004 | B1 |
6836172 | Okashita | Dec 2004 | B2 |
6870241 | Nakatani et al. | Mar 2005 | B2 |
6871059 | Piro et al. | Mar 2005 | B1 |
6879502 | Yoshida et al. | Apr 2005 | B2 |
6882210 | Asano et al. | Apr 2005 | B2 |
6891234 | Connelly et al. | May 2005 | B1 |
6897701 | Chen et al. | May 2005 | B2 |
6898778 | Kawanaka | May 2005 | B2 |
6903596 | Geller et al. | Jun 2005 | B2 |
6908832 | Farrens et al. | Jun 2005 | B2 |
6917258 | Kushitani et al. | Jul 2005 | B2 |
6933744 | Das et al. | Aug 2005 | B2 |
6947720 | Razavi et al. | Sep 2005 | B2 |
6969668 | Kang et al. | Nov 2005 | B1 |
6975271 | Adachi et al. | Dec 2005 | B2 |
6978122 | Kawakyu et al. | Dec 2005 | B2 |
6978437 | Rittman et al. | Dec 2005 | B1 |
7023260 | Thorp et al. | Apr 2006 | B2 |
7042245 | Hidaka | May 2006 | B2 |
7045873 | Chen et al. | May 2006 | B2 |
7056808 | Henley et al. | Jun 2006 | B2 |
7057472 | Fukamachi et al. | Jun 2006 | B2 |
7058922 | Kawanaka | Jun 2006 | B2 |
7082293 | Rofougaran et al. | Jul 2006 | B1 |
7092677 | Zhang et al. | Aug 2006 | B1 |
7109532 | Lee et al. | Sep 2006 | B1 |
7123898 | Burgener et al. | Oct 2006 | B2 |
7129545 | Cain | Oct 2006 | B2 |
7132873 | Hollmer | Nov 2006 | B2 |
7138846 | Suwa et al. | Nov 2006 | B2 |
7161197 | Nakatsuka et al. | Jan 2007 | B2 |
7173471 | Nakatsuka et al. | Feb 2007 | B2 |
7199635 | Nakatsuka et al. | Apr 2007 | B2 |
7212788 | Weber et al. | May 2007 | B2 |
7266014 | Wu et al. | Sep 2007 | B2 |
7269392 | Nakajima et al. | Sep 2007 | B2 |
7307490 | Kizuki | Dec 2007 | B2 |
7345342 | Challa | Mar 2008 | B2 |
7345521 | Takahashi et al. | Mar 2008 | B2 |
7355455 | Hidaka | Apr 2008 | B2 |
7391282 | Nakatsuka et al. | Jun 2008 | B2 |
7404157 | Tanabe et al. | Jul 2008 | B2 |
7405982 | Flaker et al. | Jul 2008 | B1 |
7432552 | Park | Oct 2008 | B2 |
7460852 | Burgener et al. | Dec 2008 | B2 |
7515882 | Kelcourse et al. | Apr 2009 | B2 |
7546089 | Bellantoni | Jun 2009 | B2 |
7561853 | Miyazawa | Jul 2009 | B2 |
7616482 | Prall | Nov 2009 | B2 |
7659152 | Gonzalez et al. | Feb 2010 | B2 |
7710189 | Toda | May 2010 | B2 |
7733156 | Brederlow et al. | Jun 2010 | B2 |
7733157 | Brederlow et al. | Jun 2010 | B2 |
7741869 | Hidaka | Jun 2010 | B2 |
7796969 | Kelly et al. | Sep 2010 | B2 |
7860499 | Burgener et al. | Dec 2010 | B2 |
7890891 | Stuber et al. | Feb 2011 | B2 |
7910993 | Brindle et al. | Mar 2011 | B2 |
7928759 | Hidaka | Apr 2011 | B2 |
7982265 | Challa et al. | Jul 2011 | B2 |
8081928 | Kelly | Dec 2011 | B2 |
8129787 | Brindle et al. | Mar 2012 | B2 |
8405147 | Brindle et al. | Mar 2013 | B2 |
8527949 | Pleis et al. | Sep 2013 | B1 |
8583111 | Burgener et al. | Nov 2013 | B2 |
8669804 | Ranta et al. | Mar 2014 | B2 |
8742502 | Brindle et al. | Jun 2014 | B2 |
8954902 | Stuber et al. | Feb 2015 | B2 |
20010015461 | Ebina | Aug 2001 | A1 |
20010031518 | Kim et al. | Oct 2001 | A1 |
20010040479 | Zhang | Nov 2001 | A1 |
20010045602 | Maeda et al. | Nov 2001 | A1 |
20020029971 | Kovacs | Mar 2002 | A1 |
20020115244 | Park et al. | Aug 2002 | A1 |
20020126767 | Ding et al. | Sep 2002 | A1 |
20020195623 | Horiuchi et al. | Dec 2002 | A1 |
20030002452 | Sahota | Jan 2003 | A1 |
20030141543 | Bryant et al. | Jul 2003 | A1 |
20030160515 | Yu et al. | Aug 2003 | A1 |
20030181167 | Iida | Sep 2003 | A1 |
20030201494 | Maeda et al. | Oct 2003 | A1 |
20030205760 | Kawanaka et al. | Nov 2003 | A1 |
20030222313 | Fechner | Dec 2003 | A1 |
20030227056 | Wang et al. | Dec 2003 | A1 |
20040021137 | Fazan et al. | Feb 2004 | A1 |
20040061130 | Morizuka | Apr 2004 | A1 |
20040080364 | Sander et al. | Apr 2004 | A1 |
20040129975 | Koh et al. | Jul 2004 | A1 |
20040204013 | Ma et al. | Oct 2004 | A1 |
20040227565 | Chen et al. | Nov 2004 | A1 |
20040242182 | Hidaka et al. | Dec 2004 | A1 |
20050017789 | Burgener et al. | Jan 2005 | A1 |
20050077564 | Forbes | Apr 2005 | A1 |
20050079829 | Ogawa et al. | Apr 2005 | A1 |
20050121699 | Chen et al. | Jun 2005 | A1 |
20050127442 | Veeraraghavan | Jun 2005 | A1 |
20050167751 | Nakajima et al. | Aug 2005 | A1 |
20050212595 | Kusunoki et al. | Sep 2005 | A1 |
20050264341 | Hikita et al. | Dec 2005 | A1 |
20060009164 | Kataoka | Jan 2006 | A1 |
20060022526 | Cartalade | Feb 2006 | A1 |
20060194558 | Kelly | Aug 2006 | A1 |
20060194567 | Kelly et al. | Aug 2006 | A1 |
20060267093 | Tang et al. | Nov 2006 | A1 |
20070018247 | Brindle et al. | Jan 2007 | A1 |
20070023833 | Okhonin et al. | Feb 2007 | A1 |
20070045697 | Cheng et al. | Mar 2007 | A1 |
20070069291 | Stuber et al. | Mar 2007 | A1 |
20070120103 | Burgener et al. | May 2007 | A1 |
20070279120 | Brederlow et al. | Dec 2007 | A1 |
20070290744 | Adachi et al. | Dec 2007 | A1 |
20080073719 | Fazan et al. | Mar 2008 | A1 |
20080076371 | Dribinsky et al. | Mar 2008 | A1 |
20080191788 | Chen et al. | Aug 2008 | A1 |
20080303080 | Bhattacharyya | Dec 2008 | A1 |
20090029511 | Wu | Jan 2009 | A1 |
20090117871 | Burgener et al. | May 2009 | A1 |
20110092179 | Burgener et al. | Apr 2011 | A1 |
20110163779 | Hidaka | Jul 2011 | A1 |
20110169550 | Brindle et al. | Jul 2011 | A1 |
20110227637 | Stuber et al. | Sep 2011 | A1 |
20120169398 | Brindle et al. | Jul 2012 | A1 |
20120267719 | Brindle et al. | Oct 2012 | A1 |
20130293280 | Brindle et al. | Nov 2013 | A1 |
20140167834 | Stuber et al. | Jun 2014 | A1 |
20140179374 | Burgener et al. | Jun 2014 | A1 |
20150015321 | Dribinsky et al. | Jan 2015 | A1 |
Number | Date | Country |
---|---|---|
1256521 | Jun 2000 | CN |
19832565 | Aug 1999 | DE |
112011103554 | Sep 2013 | DE |
385641 | Sep 1990 | EP |
0622901 | Nov 1994 | EP |
782267 | Jul 1997 | EP |
0788185 | Aug 1997 | EP |
0851561 | Jan 1998 | EP |
913939 | May 1999 | EP |
625831 | Nov 1999 | EP |
1006584 | Jun 2000 | EP |
1451890 | Feb 2001 | EP |
WO03032431 | Apr 2003 | EP |
1925030 | May 2008 | EP |
2348532 | Jul 2011 | EP |
2348532 | Jul 2011 | EP |
2348533 | Jul 2011 | EP |
2348533 | Jul 2011 | EP |
2348534 | Jul 2011 | EP |
2348534 | Jul 2011 | EP |
2348535 | Jul 2011 | EP |
2348535 | Jul 2011 | EP |
2348536 | Jul 2011 | EP |
2348536 | Jul 2011 | EP |
2387094 | Nov 2011 | EP |
55-75348 | Jun 1980 | JP |
1254014 | Oct 1989 | JP |
02-161769 | Jun 1990 | JP |
04-34980 | Feb 1992 | JP |
4183008 | Jun 1992 | JP |
5299995 | Nov 1993 | JP |
6112795 | Apr 1994 | JP |
06-314985 | Nov 1994 | JP |
06-334506 | Dec 1994 | JP |
A-06-334506 | Dec 1994 | JP |
7046109 | Feb 1995 | JP |
07-070245 | Mar 1995 | JP |
07106937 | Apr 1995 | JP |
8023270 | Jan 1996 | JP |
8070245 | Mar 1996 | JP |
8148949 | Jun 1996 | JP |
11163704 | Jun 1996 | JP |
8251012 | Sep 1996 | JP |
08-307305 | Nov 1996 | JP |
A-08-307305 | Nov 1996 | JP |
8330930 | Dec 1996 | JP |
9008627 | Jan 1997 | JP |
9041275 | Feb 1997 | JP |
9055682 | Feb 1997 | JP |
9092785 | Apr 1997 | JP |
9148587 | Jun 1997 | JP |
09163721 | Jun 1997 | JP |
9163721 | Jun 1997 | JP |
09-200021 | Jul 1997 | JP |
9181641 | Jul 1997 | JP |
9186501 | Jul 1997 | JP |
9200074 | Jul 1997 | JP |
9238059 | Sep 1997 | JP |
9243738 | Sep 1997 | JP |
09-008621 | Oct 1997 | JP |
09-284114 | Oct 1997 | JP |
9270659 | Oct 1997 | JP |
9284170 | Oct 1997 | JP |
9298493 | Oct 1997 | JP |
9326642 | Dec 1997 | JP |
10079467 | Mar 1998 | JP |
10-93471 | Apr 1998 | JP |
10-242477 | Sep 1998 | JP |
10-242829 | Sep 1998 | JP |
10242826 | Sep 1998 | JP |
A-10-242829 | Sep 1998 | JP |
10-344247 | Dec 1998 | JP |
10335901 | Dec 1998 | JP |
11026776 | Jan 1999 | JP |
11112316 | Apr 1999 | JP |
11-136111 | May 1999 | JP |
11163642 | Jun 1999 | JP |
11205188 | Jul 1999 | JP |
11274804 | Oct 1999 | JP |
2000031167 | Jan 2000 | JP |
2000183353 | Jun 2000 | JP |
2000188501 | Jul 2000 | JP |
2000208614 | Jul 2000 | JP |
2000223713 | Aug 2000 | JP |
2000243973 | Sep 2000 | JP |
2000277703 | Oct 2000 | JP |
2000294786 | Oct 2000 | JP |
2000311986 | Nov 2000 | JP |
2001007332 | Jan 2001 | JP |
2001089448 | Mar 2001 | JP |
2001-119281 | Apr 2001 | JP |
2001157487 | May 2001 | JP |
2001156182 | Jun 2001 | JP |
2001274265 | Oct 2001 | JP |
2004515937 | May 2002 | JP |
2002164441 | Jun 2002 | JP |
2003060451 | Feb 2003 | JP |
2003101407 | Apr 2003 | JP |
2003143004 | May 2003 | JP |
2003347553 | May 2003 | JP |
2003167615 | Jun 2003 | JP |
2003189248 | Jul 2003 | JP |
2003332583 | Nov 2003 | JP |
2002156602 | Dec 2003 | JP |
2004-147175 | May 2004 | JP |
2004166470 | Jun 2004 | JP |
2004199950 | Jul 2004 | JP |
2004289978 | Oct 2004 | JP |
2005-251931 | Sep 2005 | JP |
5215850 | Mar 2013 | JP |
5678106 | Jan 2015 | JP |
1994027615 | Dec 1994 | KR |
WO8601037 | Feb 1986 | WO |
WO9523460 | Aug 1995 | WO |
WO9806174 | Feb 1998 | WO |
WO9935695 | Jul 1999 | WO |
WO0227920 | Apr 2002 | WO |
2006038190 | Apr 2006 | WO |
WO2007008934 | Jan 2007 | WO |
WO2007035610 | Mar 2007 | WO |
WO2007033045 | Mar 2007 | WO |
WO2012054642 | Apr 2012 | WO |
Entry |
---|
“An Ultra-Thin Silicon Technology that Provides Integration Solutions on Standard CMOS”, Peregrine Semiconductor, 1998. |
Caverly, “Distortion in Microwave Control Devices”, 1997. |
Masuda, et al., “RF Current Evaluation of ICs by MP-10L”, NEC Research & Development, vol. 40-41, 1999, pp. 253-258. |
“Miniature Dual Control SP4T Switches for Low Cost Multiplexing”, Hittite Microwave, 1995. |
Uda, “Miniturization and High Isolation of a GaAs SPDT Switch IC Mounted in Plastic Package”, 1996. |
Marshall, et al., “SOI Design: Analog, Memory, and Digital Techniques”, Kluwer Academic Publishers, 2002. |
Bernstein, et al., “SOI Circuit Design Concepts”, Springer Science + Business Media, 2000. |
Brinkman, et al., Respondents' Notice of Prior Art, Investigation No. 337-TA-848, dated Aug. 31, 2012, 59 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 16, 2011 for related appln No. 11153281.8, 7 pgs. |
Hoffman, Niels, Extended Search Report received from the EPO dated May 8, 2012 for related appln. No. 11153281.8, 4 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 16, 2011 for related appln No. 11153313.9, 8 pgs. |
Hoffman, Niels, Extended Search Report received from the EPO dated May 8, 2012 for related appln. No. 11153313.9, 4 pgs. |
Peregrine Semiconductor Corporation, Translation of Response filed in the Chinese Patent Office on Feb. 29, 2012 for related appln. No. 200680025128.7, 1 pg. |
Peregrine Semiconductor Corporation, Translation of Response filed in the Chinese Patent Office on Jun. 20, 2012 for related appln. No. 200680025128.7, 12 pgs. |
Stuber, et al., Response filed in the USPTO for related U.S. Appl. No. 11/520,912, dated Sep. 8, 2009, 3 pgs. |
Nguyen, Tram Hoang, Office Action received from the USPTO dated Apr. 11, 2012 for related U.S. Appl. No. 13/412,529, 6 pgs. |
Shingleton, Michael B., Notice of Allowance received from the USPTO dated Jun. 4, 2012 for related U.S. Appl. No. 11/881,816, 13 pgs. |
Stuber, et al., Response filed in the USPTO dated Feb. 21, 2012 for related U.S. Appl. No. 13/028,144, 3 pgs. |
Tat, Binh C., Office Action received from the USPTO dated Apr. 12, 2012 for related U.S. Appl. No. 13/028,144, 19 pgs. |
Unterberger, Michael, Extended European Search Report received from the EPO dated Sep. 30, 2011 for related appln. No. 10011669.8-2220, 9 pgs. |
Peregrine Semiconductor Corporation, Response filed in EPO dated May 15, 2012 for related appln. No. 10011669.8, 19 pgs. |
Weman, Eva, Communication of a Notice of Opposition received from the EPO dated Nov. 8, 2011 for related appln. No. 028000982.7, 34 pgs. |
Kelly, Dylan, Amendment filed in the USPTO dated Dec. 20, 2012 for related U.S. Appl. No. 11/347,671, 10 pgs. |
Kelly, Dylan, Comments on Examiner's Statement of Reasons for Allowance filed in the USPTO dated Nov. 16, 2011 for related U.S. Appl. No. 11/347,671, 4 pgs. |
Nishide, Ryuji, Translation of Japanese Office Action dated Jul. 18, 2012 for related appln. No. 2008-521544, 4 pgs. |
Stuber. et al., Response filed in the USPTO dated Aug. 13, 2012 for related U.S. Appl. No. 13/028,144, 6 pgs. |
Peregrine Semiconductor Corporation, Demand filed in the EPO filed Aug. 17, 2012 for related appln. No. PCT/US2011/056942, 41 pgs. |
Fuse, et al., “A 0.5V 200MHz 1-Stage 32b ALU Using a Body Bias Controlled SOI Pass-Gate Logic”, IEEE Int'l Solid-State Circuits Conference, Feb. 1997. |
Douseki, et al., “A 0.5-V MTCMOS/SIMOX Logic Gate”, IEEE Journal of Solid-State Circuits, vol. 32, No. 10, Oct. 1997. |
Douseki, et al., “A 0.5v SIMOX-MTMCOS Circuit with 200ps Logic Gate”, IEEE Int'l Solid-State Circuits Conference, 1996, pp. 84-85, 423. |
Shimomura, et al., “A 1-V 46-ns. 16-mb SOI-DRAM with Body Control Technique”, IEEE Journal of Solid-State Circuits, vol. 32, No. 11, Nov. 1997, pp. 1712-1720. |
Ueda, et al., “A CAD Compatible SOI/CMOS Gate Array Having Body Fixed Partially Depleted Transistors”, IEEE Int'l Solid-State Circuits Conference, Feb. 8, 1997, pp. 288-289. |
Kuang, et al., “A Dynamic Body Discharge Technique for SOI Circuit Applications”, IEEE Int'l SOI Conference, Oct. 1999, pp. 77-78. |
Assaderaghi, et al., “A Dynamic Threshold Voltage MOSFET (DTMOS) for Ultra-Low Voltage Operation”, Int'l Electron Devices Meeting, Dec. 1994, pp. 809-812. |
Gil, et al., “A High Speed and Low Power SOI Inverter Using Active Body-Bias”, Proceedings Int'l Symposium on Low Power Electronics and Design, Aug. 1998, pp. 59-63. |
Gil, et al., “A High Speed and Low Power SOI Inverter Using Active Body-Bias”, Solid-State Electronics, vol. 43, 1999, pp. 791-799. |
Kuang, et al., “A High-Performance Body-Charge-Modulated SOI Sense Amplifier”, IEEE Int'l SOI Conference, Oct. 2000, pp. 100-101. |
Chung, et al., “A New SOI Inverter for Low Power Applications”, IEEE SOI Conference, Oct. 1996, pp. 20-21. |
Chung, et al., “A New SOI Inverter Using Dynamic Threshold for Low-Power Applications”, IEEE Electron Device Letters, vol. 18, No. 6, Jun. 1997, pp. 248-250. |
Chung, et al., “A New SOI MOSFET Structure with Junction Type Body Contact”, Int'l Electron Device Meeting (IEDM) Technical Digest, 1999, pp. 59-62. |
Terauchi, et al., “A Novel 4T SRAM Cell Using “Self-Body-Biased” SOI MOSFET Structure Operating at 0.5 Volt”, IEEE Int'l SOI Conference, Oct. 2000, pp. 108-109. |
Wang, et all., “A Novel Low-Voltage Silicon-On-Insulator (SOI) CMOS Complementary Pass-Transistor Logic (CPL) Circuit Using Asymmetrical Dynamic Threshold Pass-Transistor (ADTPT) Technique”, Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems, Aug. 2000, pp. 694-697. |
Das, et al., “A Novel Sub-1 V High Speed Circuit Design Technique in Partially Depleted SOI-CMOS Technology with Ultra Low Leakage Power”, Proceedings of the 28th European Solid-State Circuits Conference, Sep. 2002, pp. 24-26. |
Das, et al., “A Novel Sub-1 V High Speed Circuit Design Technique in Partially Depleted SOI-CMOS Technology with Ultra Low Leakage Power”, Proceedings of the 28th European Solid-State Circuits Conference, Sep. 2002, pp. 267-270. |
Kanda, et al., “A Si RF Switch MMIC for the Cellular Frequency Band Using SOI-CMOS Technology”, Institute of Electronics, Information and Communication Engineers Technical Report, vol. 100, No. 152, Jun. 2000, pp. 79-83. |
Nakatani, “A Wide Dynamic Range Switched-LNA in SiGe BICMOS”, IEEE Radio Frequency Integrated Circuits Symposium, 2001, pp. 223-226. |
Tseng, et al., “AC Floating-Body Effects and the Resultant Analog Circuit Issues in Submicron Floating body and Body-Grounded SOI MOSFET's”, IEEE Transactions on Electron Devices, vol. 46, No. 8, Aug. 1999, pgs. All. |
Tseng, et al., “AC Floating-Body Effects in Submicron Fully Depleted (FD) SOI nMOSFET's and the Impact on Analog Applications”, IEEE Electron Devices, vol. 19, No. 9, Sep. 1998, pp. 351-353. |
Wada, et al., “Active Body-Bias SOI-CMOS Driver Circuits”, Symposium on VLSI Circuits Digest of Technical Papers, 1997, pp. 29-30. |
Stuber, et al., Amendment filed in the USPTO dated Jun. 10, 2010 for related U.S. Appl. No. 11/520,912, 28 pgs. |
Saccamango, et al., “An SOI Floating Body Charge Monitor Technique”, IEEE Int'l SOI Conference, Oct. 2000, pp. 88-89. |
Dunga, “Analysis of Floating Body Effects in Thin Film SOI MOSFET's Using the GIDL Current Technique”, Proceedings of the 8th Int'l Symposium on Physical and Failure Analysis of Integrated Circuits, 2001, pp. 254-257. |
Gautier, et al., “Body Charge Related Transient Effects in Floating Body SOI NMOSFETs”, IEDM Tech. Digest, 1995, pp. 623-626. |
Koh, et al., “Body-Contracted SOI MOSFET Structure and its Application to DRAM”, IEEE Transactions on Electron Devices, vol. 45, No. 5, May 1998, pp. 1063-1070. |
Koh, et al., “Body-Contacted SOI MOSFET Structure with Fully Bulk CMOS Compatible Layout and Process”, IEEE Electron Device Letters, vol. 18, No. 3, Mar. 1997, pp. 102-104. |
Tseng, et al., “Characterization of Floating Body and Body-Grounded Thin Film Silicon-on-Insulator MOSFETs for Analog Circuit Applications”, Ph.D. Thesis, UCLA, 1999, pgs. All. |
Madihian, et al., “CMOS RF ICs for 900MHz-2.4GHz Band Wireless Communication Networks”, IEEE Radio Frequency Integrated Circuits Symposium, 1999, pp. 13-16. |
Eschenbach, Communication from the EPO dated Feb. 4, 2009 for related appln. No. 06786943.8, 101 pgs. |
Caverly, “Development of a CMOS Cell Library for RF Wireless and Telecommunications Applications”, VLSI Symposium, 1998. |
Caverly, “Distortion Properties of Gallium Arsenide and Silicon RF and Microwave Switches”, IEEE, 1997, pp. 153-156. |
Luu, Final Office Action received from the USPTO dated Apr. 2009 relating to U.S. Appl. No. 11/351,342. |
Colinge, “Fully Depleted SOI CMOS for Analog Applications”, IEEE Transactions on Electron Devices, 1998, pp. 1010-1016. |
Flandre, et al., “Fully Depleted SOI CMOS Technology for Low Voltage Low Power Mixed Digital/Analog/Microwave Circuits”, Analog Integrated Circuits and Signal Processing, 1999, pp. 213-228. |
Yamao, “GaAs Broadband Monolithic Switches”, 1986, pp. 63-71. |
Gopinath, et al., “GaAs FET RF Switches”, IEEE Transactions on Electron Devices, 1985, pp. 1272-1278. |
HI-5042 thru HI-5051 Datasheet, Harris Corporation, 1999. |
Eisenberg, et al., “High Isolation 1-20GHz MMIC Switches with On-Chip Drivers”, IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1989, pp. 41-45. |
Shifrin et al., “High Power Control Components Using a New Monolithic FET Structure”, IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1988, pp. 51-56. |
Kohama, et al., “High Power DPDT Antenna Switch MMIC for Digital Cellular Systems”, GaAs IC Symposium, 1995, pp. 75-78. |
Kohama, et al., “High Power DPDT Antenna Switch MMIC for Digital Cellular Systems”, IEEE Journal of Solid-State Circuits, 1996, pp. 1406-1411. |
Yun, et al., “High Power-GaAs MMIC Switches wtih Planar Semi-Insulated Gate FETs (SIGFETs)”, International Symposium on Power Semiconductor Devices & ICs, 1990, pp. 55-58. |
Caverly, “High Power Gallium Nitride Devices for Microwave and RF Control Applications”, 1999, pp. 1-30. |
Caverly, “High Power Gallium Nitride Devices for Microwave and RF Control Applications”, 2000, pp. 1-33. |
Masuda, et al., “High Power Heterojunction GaAs Switch IC with P-1dB of more than 38dBm for GSM Application”, IEEE, 1998, pp. 229-232. |
De Boer, et al., “Highly Integrated X-Band Multi-Function MMIC with Integrated LNA and Driver Amplifier”, TNO Physics and Electronics Laboratory, 2002, pp. 1-4. |
Kanda, et al., “High Performance 19GHz Band GaAs FET Switches Using LOXI (Layerd Oxide Isolation)—MESFETs”, IEEE, 1997, pp. 62-65. |
Uda, et al., “High-Performance GaAs Switch IC's Fabricated Using MESFET's with Two Kinds of Pinch-Off Voltages and a Symmetrical Pattern Configuration”, IEEE Journal of Solid-State Circuits, vol. 29, No. 10, Oct. 1994, pp. 1262-1269. |
Uda, et al., “High Performance GaAs Switch IC's Fabricated Using MESFETs with Two Kinds of Pinch Off Voltages”, IEEE GaAs IC Symposium, 1993, pp. 247-250. |
Armijos, “High Speed DMOS FET Analog Switches and Switch Arrays”, Temic Semiconductors 1994, pp. 1-10. |
Katzin, et al., “High Speed 100+ W RF Switches Using GaAs MMICs”, IEEE Transactions on Microwave Theory and Techniques, 1992, pp. 1989-1996. |
Honeywell, “Honeywell SPDT Absorptive RF Switch”, Honeywell, 2002, pp. 1-6. |
Honeywell, “Honeywell SPDT Reflective RF Switch”, Honeywell Advance Information, 2001, pp. 1-3. |
Larson, “Integrated Circuit Technology Options for RFIC's—Present Status and Future Directions”, IEEE Journal of Solid-State Circuits, 1998, pp. 387-399. |
Burghartz, “Integrated RF and Microwave Components in BiCMOS Technology”, IEEE Transactions on Electron Devices, 1996, pp. 1559-1570. |
Kelly, “Integrated Ultra CMIS Designs in GSM Front End”, Wireless Design Magazine, 2004, pp. 18-22. |
Bonkowski, et al., “Integraton of Triple Band GSM Antenna Switch Module Using SOI CMOS”, IEEE Radio Frequency Integrated Circuits Symposium, 2004, pp. 511-514. |
Marenk, et al., “Layout Optimization of Cascode RF SOI Transistors”, IEEE International SOI Conference, 2001, pp. 105-106. |
Suematsu, et al., “L-Band Internally Matched Si-MMIC Front End”, IEEE, 1996, pp. 2375-2378. |
Iyama, et al., “L-Band SPDT Switch Using Si-MOSFET”, IEICE Trans. Electron, vol. E79-C, No. 5, May 1996, pp. 636-643. |
Caverly, “Linear and Nonlinear Characteristics of the Silicon CMOS Monolithic 50-Omega Microwave and RF Control Element”, IEEE Journal of Solid-State Circuits, 1999, pp. 124-126. |
Adan, et al., “Linearity and Low Noise Performance of SOIMOSFETs for RF Applications”, IEEE International SOI Conference, 2000, pp. 30-31. |
Numata, et al., “A +2.4/0 V Controlled High Power GaAs SPDT Antenna Switch IC for GSM Application”, IEEE Radio Frequency Integrated Circuits Symposium, 2002, pp. 141-144. |
Tinella, et al., “A 0.7dB Insertion Loss CMOS-SOI Antenna Switch with More than 50dB Isolation over the 2.5 to 5GHz Band”, Proceeding of the 28th European Solid-State Circuits Conference, 2002, pp. 483-486. |
Ohnakado, et al., “A 1.4dB Insertion Loss, 5GHz Transmit/Receive Switch Utilizing Novel Depletion-Layer Extended Transistors (DETs) in 0.18um CMOS Process”, Symposium on VLSI Circuits Digest of Technical Papers, 2002, pp. 162-163. |
Nakayama, et al., “A 1.9 GHz Single-Chip RF Front-End GaAs MMIC with Low-Distortion Cascade FET Mixer for Personal Handy-Phone System Terminals”, IEEE, 1998, pp. 101-104. |
McGrath, et al., “A 1.9-GHz GaAs Chip Set for the Personal Handyphone System”, IEEE Transaction on Microwave Theory and Techniques, 1995, pp. 1733-1744. |
Nakayama, et al., “A 1.9GHz Single-Chip RF Front End GaAs MMIC for Personal Communications”, Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1996, pp. 69-72. |
Nakayama, et al., “A 1.9GHz Single-Chip RF Front End GaAs MMIC with Low-Distortion Cascode FET Mixer for Personal Handy-Phone System Terminals”, Radio Frequency Integrated Circuits Symposium, 1998, pp. 205-208. |
Gu, et al., “A 2.3V PHEMT Power SP3T Antenna Switch IC for GSM Handsets”, IEEE GaAs Digest, 2003, pp. 48-51. |
Darabi, et al., “A 2.4GHz CMOS Transceiver for Bluetooth”, IEEE, 2001, pp. 89-92. |
Huang, et al., “A 2.4-GHz Single-Pole Double Throw T/R Switch with 0.8-dB Insertion Loss Implemented in a CMOS Process”, Silicon Microwave Integrated Circuits and Systems Research, 2001, pp. 1-4. |
Huang, et al., “A 2.4-GHz Single-Pole Double Throw T/R Switch with 0.8-dB Insertion Loss Implemented in a CMOS Process (slides)”, Silicon Microwave Integrated Circuits and Systems Research, 2001, pp. 1-16. |
Yamamoto, et al., “A 2.4GHz Band 1.8V Operation Single Chip Si-CMOS T/R MMIC Front End with a Low Insertion Loss Switch”, IEEE Journal of Solid-State Circuits, vol. 36, No. 8, Aug. 2001, pp. 1186-1197. |
Kawakyu, et al., “A 2-V Operation Resonant Type T/R Switch with Low Distortion Characteristics for 1.9GHz PHS”, IEICE Trans Electron, vol. E81-C, No. 6, Jun. 1998, pp. 862-867. |
Huang, et al., “A 900-MHz T/R Switch with a 0.8-dB Insertion Loss Implemented in a 0.5-um CMOS Process”, IEEE Custom Integrated Circuits Conference, 2000, pp. 341-344. |
Valeri, et al., “A Composite High Voltage Device Using Low Voltage SOI MOSFET's”, IEEE, 1990, pp. 169-170. |
Miyatsuji, et al., “A GaAs High Power RF Single Pole Double Throw Switch IC for Digital Mobile Communication System”, IEEE International Solid-State Circuits Conference, 1994, pp. 34-35. |
Miyatsuji, et al., “A GaAs High Power RF Single Pole Dual Throw Switch IC for Digital Mobile Communication System”, IEEE Journal of Solid-State Circuits, 1995, pp. 979-983. |
Puechberty, et al., “A GaAs Power Chip Set for 3V Cellular Communications”, 1994. |
Yamamoto, et al., “A GaAs RF Transceiver IC for 1.9GHz Digital Mobile Communication Systems”, ISSCC96, 1996, pp. 340-341, 469. |
Choumei, et al., “A High Efficiency, 2V Single Supply Voltage Operation RF Front End MMIC for 1.9GHz Personal Handy Phone Systems”, IEEE, 1998, pp. 73-76. |
Schindler, et al., “A High Power 2-18 GHz T/R Switch”, IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1990, pp. 119-122. |
Gu, et al., “A High Power DPDT MMIC Switch for Broadband Wireless Applications”, IEEE MTT-S Digest, 2003, pp. 173-176. |
Gu, et al., “A High Performance GaAs SP3T Switch for Digital Cellular Systems”, IEEE MTT-S Digest, 2001, pp. 241-244. |
Numata, et al., “A High Power Handling Gsm Switch IC with New Adaptive Control Voltage Generator Circuit Scheme”, IEEE Radio Frequency Integrated Circuits Symposium, 2003, pp. 233-236. |
Madihian, et al., “A High Speed Resonance Type FET Transceiver Switch for Millimeter Wave Band Wireless Networks”, 26th EuMC, 1996, pp. 941-944. |
Tokumitsu, et al., “A Low Voltage High Power T/R Switch MMIC Using LC Resonators”, IEEE Transactions on Microwave Theory and Techniques, 1995, pp. 997-1003. |
Colinge, et al., “A Low Voltage Low Power Microwave SOI MOSFET”, IEEE International SOI Conference, 1996, pp. 128-129. |
Johnson, et al., “A Model for Leakage Control by MOS Transistor Stacking”, ECE Technical Papers, 1997, pp. 1-28. |
Matsumoto, et al., “A Novel High Frequency Quasi-SOI Power MOSFET for Multi-Gigahertz Application”, IEEE, 1998, pp. 945-948. |
Giugni, “A Novel Multi-Port Microwave/Millimeter-Wave Switching Circuit”, Microwave Conference, 2000. |
Caverly, “A Project Oriented Undergraduate CMOS Analog Microelectronic System Design Course”, IEEE, 1997, pp. 87-88. |
Harjani, et al., “A Prototype Framework for Knowledge Based Analog Circuit Synthesis”, IEEE Design Automation Conference, 1987, pp. 42-49. |
DeRossi, et al., “A Routing Switch Based on a Silicon-on-Insulator Mode Mixer”, IEEE Photonics Technology Letters, 1999, pp. 194-196. |
Caverly, et al., “A Silicon CMOS Monolithic RF and Microwave Switching Element”, 27th European Microwave Conference, 1997, pp. 1046-1051. |
Valeri, et al., “A Silicon-on-Insulator Circuit for High Temperature, High-Voltage Applications”, IEEE, 1991, pp. 60-61. |
Unterberger, Michael, Communication pursuant to Article 101(1) and Rule 81(2) (3) EPC received from the EPO dated Mar. 3, 2014 for appln. No. 02800982.7, 3 pgs. |
Nguyen, Niki Hoang, Office Action received from the USPTO dated Apr. 2, 2014 for U.S. Appl. No. 13/850,251, 9 pgs. |
Unterberger, Michael, Communication pursuant to Article 94(3) EPC received from the EPO dated Apr. 9, 2014 for appln. No. 10011669.8, 5 pgs. |
Weman, Eva, Provision of the minutes in accordance with Rule 124(4) EPC received from the EPO dated Apr. 10, 2014 for appln. No. 02800982.7, pgs. |
European Patent Office, Brief Communication received from the EPO dated May 8, 2014 for appln. No. 02800982.7, 2 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 8, 2014 or appln. No. 02800982.7, 79 pgs. |
Tat, Binh C., Office Action received from the USPTO dated May 23, 2014 for U.S. Appl. No. 13/948,094, 7 pgs. |
Tieu, Binh Kien, Office Action received from the USPTO dated Jun. 24, 2014 for U.S. Appl. No. 14/062,791, 7 pgs. |
Peregrine Semiconductor Corporation, Response filed in the JPO dated Jul. 3, 2014 for appln. No. 2013-003388, 14 pgs. |
Tat, Binh C., Notice of Allowance received from the USPTO dated Jul. 18, 2014 for U.S. Appl. No. 13/028,144, 29 pgs. |
European Patent Office, Brief Communication received from the EPO dated Aug. 14, 2014 for appln. No. 02800982.7, 2 pgs. |
Tat, Binh C., Notice of Allowance received from the USPTO dated Oct. 1, 2014 for U.S. Appl. No. 13/028,144, 15 pgs. |
Brindle, et al., Amendment filed in the USPTO dated Oct. 2, 2014 for U.S. Appl. No. 13/850,251, 13 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated Oct. 14, 2014 for appln. No. 10011669.8, 30 pgs. |
Ajjkuttira, et al., “A Fully Integrated CMOS RFIC for Bluetooth Applications”, IEEE International Solid-State Circuits Conference, 2001, pp. 1-3. |
Apel, et al., “A GaAs MMIC Transceiver for 2.45 GHz Wireless Commercial Products”, Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1994, pp. 15-18. |
Huang, et al., “TFSOI Can It Meet the Challenge of Single Chip Portable Wireless Systems”, IEEE International SOI Conference, 1997, pp. 1-3. |
Devlin, “The Design of Integrated Switches and Phase Shifters”, 1999. |
Bolam, et al., “Reliability Issues for Silicon-on-Insulator”, IBM Micro Electronics Division, IEEE 2000, pp. 6.4.1-6.4.4. |
Caverly, et al., “CMOS RF Circuits for Integrated Wireless Systems”, IEEE, 1998, pp. 1-4. |
Edwards, et al., “The Effect of Body Contact Series Resistance on SOI CMOS Amplifier Stages”, IEEE Transactions on Electron Devices, vol. 44, No. 12, Dec. 1997, pp. 2290-2294. |
Devlin, et al., “A 2.4 GHz Single Chip Transceiver”, Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1993, pp. 23-26. |
Fiorenza, et al., “RF Power Performance of LDMOSFETs on SOI: An Experimental Comparison with Bulk Si MOSFETs”, IEEE Radio Frequency Integrated Circuits Symposium, 2001, pp. 43-46. |
Hess, et al., “Transformerless Capacitive Coupling of Gate Signals for Series Operation of Power MOS Devices”, IEEE, 1999, pp. 673-675. |
“uPG13xG Series L-Band SPDT Switch GaAs MMIC”, NEC, 1996, pp. 1-30. |
Imai, et al., “Novel High Isolation FET Switches”, IEEE Transactions on Microwave Theory and Techniques, 1996, pp. 685-691. |
Ishida, et al., “A Low Power GaAs Front End IC with Current Reuse Configuration Using 0.15um Gate GaAs MODFETs”, IEEE, 1997, pp. 669-672. |
Iwata, et al., “Gate Over Driving CMOS Architecture for 0.5V Single Power Supply Operated Devices”, IEEE, 1997, pp. 290-291, 473. |
Kumar, et al., “A Simple High Performance Complementary TFSOI BiCMOS Technology with Excellent Cross-Talk Isolation”, 2000 IEEE International SOI Conference, 2000, pp. 142-143. |
Kwok, “An X-Band SOS Resistive Gate Insulator Semiconductor (RIS) Switch”, IEEE Transactions on Electron Device, 1980, pp. 442-448. |
Reedy, et al., “UTSi CMOS: A Complete RF SOI Solution”, Peregrine Semiconductor, 2001, pp. 1-6. |
Lee, “CMOS RF: (Still) No Longer an Oxymoron (Invited)”, IEEE Radio Frequency Integrated Circuits Symposium, 1999, pp. 3-6. |
Madihian, et al., “A 2-V, 1-10GHz BiCMOS Transceiver Chip for Multimode Wireless Communications Networks”, IEEE, 1997, pp. 521-525. |
McRory, et al., “Transformer Coupled Stacked FET Power Amplifier”, IEEE Journal of Solid State Circuits, vol. 34, No. 2, Feb. 1999, pp. 157-161. |
Nagayama, et al., “Low Insertion Los DP3T MMIC Switch for Dual Band Cellular Phones”, IEEE Jounral of Solid State Circuits, 1999, pp. 1051-1055. |
Nishijima, et al., “A High Performance Transceiver Hybrid IC for PHS Hand Set Operating with Single Positive Voltage Supply”, Microwave Symposium Digest, 1997, pp. 1155-1158. |
O, et al., “CMOS Components for 802.11b Wireless LAN Applications”, IEEE Radio Frequency Integrated Circuits Symposium, 2002, pp. 103-106. |
Peczalski, “RF/Analog/Digital SOI Technology GPS Receivers and Other Systems on a Chip”, IEEE Aerospace Conference Proceedings, 2002, pp. 2013-2017. |
Shifrin, et al., “A New Power Amplifier Topology with Series Biasing and Power Combining of Transistors”, IEEE 1992 Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1992, pp. 39-41. |
Shimura, et al., “High Isolation V-Band SPDT Switch MMIC for High Power Use”, IEEE MTT-S International Microwave Symposium Digest, 2001, pp. 245-248. |
Uda, et al., “A High Performance and Miniturized Dual Use (antenna/local) GaAs SPDT Switch IC Operating at +3V/0V”, Microwave Symposium Digest, 1996, pp. 141-144. |
Uda, et al., “High Performance GaAs Switch IC's Fabricated Using MESFETs with Two Kinds of Pinch Off Voltages and a Symmetrical Pattern Configuration”, IEEE Journal of Solid-State Circuits, 1994, pp. 1262-1269. |
Hittite Microwave, “Wireless Symposium 2000 is Stage for New Product Introductions”, Hittite Microwave, 2000, pp. 1-8. |
Montoriol, et al., “3.6V and 4.8V GSM/DCS1800 Dual Band PA Application with DECT Capability Using Standard Motorola RFICs”, 2000, pp. 1-20. |
Ippoushi, “SOI Structure Avoids Increases in Chip Area and Parasitic Capacitance Enables Operational Control of Transistor Threshold Voltage”, Renesas Edge, vol. 2004.5, Jul. 2004, p. 15. |
Park, “A Regulated, Charge Pump CMOS DC/DC Converter for Low Power Application”, 1998, pp. 1-62. |
Hittite Microwave, Floating Ground SPNT MMIC Switch Driver Techniques, 2001. |
Caverly, et al., “Gallium Nitride-Based Microwave and RF Control Devices”, 2001. |
Bahl, “Lumped Elements for RF and Microwave Circuits”, Artech House, 2003, pp. 353-394. |
“Positive Bias GaAs Multi-Throw Switches with Integrated TTL Decoders”, Hittite Microwave, 2000. |
Drozdovsky, et al., “Large Signal Modeling of Microwave Gallium Nitride Based HFETs”, Asia Pacific Microwave Conference, 2001, pp. 248-251. |
Ayasli, “Microwave Switching with GaAs FETs”, Microwave Journal, 1982, pp. 719-723. |
Eron, “Small and Large Signal Analysis of MESETs as Switches” Microwave Journal, 1992. |
“A Voltage Regulator for GaAs FETs”, Microwave Journal, 1995. |
Slobodnik, et al., “Millimeter Wave GaAs Switch FET Modeling”, Microwave Journal, 1989. |
Caverly, “Distortion in GaAs MESFET Switch Circuits”, 1994. |
Chen, et al., “Dual-Gate GaAs FET: A Versatile Circuit Component for MMICs”, Microwave Journal, Jun. 1989, pp. 125-135. |
Bullock, “Transceiver and System Design for Digital Communication”, Noble, 2000. |
Crols, “CMOS Wireless Transceiver Design”, Kluwer Academic, 1997. |
Hickman, “Practical RF Handbook”, Newnes, 1997. |
Hagen, “Radio Frequency Electronics”, Cambridge University Press, 1996. |
Kuo, et al., “Low-Voltage SOI CMOS VLSI Devices and Circuits”, Wiley Interscience, XP001090589, New York, 2001, pp. 57-60, 349-354. |
Leenaerts, “Circuits Design for RF Transceivers” Kluwer Academic, 2001. |
Johnson, “Advanced High-Frequency Radio Communication”, Artech House, 1997. |
Larson, “RF and Microwave Circuit Design for Wireless Communications”, Artech House, 1996. |
Misra, “Radio Frequency and Microwave Communication Circuits”, Wiley, 2001. |
Pozar, “Microwave and RF Design of Wireless Systems”, Wiley, 2001. |
Maas, “The RF and Microwave Circuit Design Cookbook”, Artech House, 1998. |
Smith, “Modern Communication Systems”, McGraw-Hill, 1998. |
Van Der Pujie, “Telecommunication Circuit Design”, Wiley, 2002. |
Razavi, “RF Microelectronics”, Prentice-Hall, 1998. |
Van Der Pujie, “Telecommunication Circuit Design”, Wiley, 1992. |
Weisman, “The Essential Guide to RF and Wireless”, Prentice-Hall, 2000. |
Wetzel, “Silicon-on-Sapphire Technology for Microwave Power Application”, University of California, San Diego, 2001. |
Johnson, “Silicon-on-Sapphire Technology for Microwave Circuit Applications”, Dissertation, UCSD, 1997, pp. 1-184. |
Wei, et al., “Large-Signal Model of Triple-Gate MESFET/PHEMT for Switch Applications”, Alpha Industries, Inc., 1999 IEEE, pp. 745-748. |
Soyuer, et al., “RF and Microwave Building Blocks in a Standard BiCMOS Technology”, IBM T.J. Watson Research Center, 1996 IEEE, pp. 89-92. |
Mizutani, et al., “Compact DC-60-GHz HJFET MMIC Switches using Ohmic Electrode-Sharing Technology”, IEEE Transactions on Microwave Theory and Techniques, vol. 46, No. 11, Nov. 1998, pp. 1597-1603. |
Ota, et al., “High Isolation and Low Insertion Loss Switch IC Using GaAs MESFETs”, IEEE Transactions on Microwave Theory and Techniques, vol. 43, No. 9, Sep. 1995, pp. 2175-2177. |
Koo, Raymond, “RF Switches”, Univ. Toronto, Elec. and Computer Engineering Dept. 2001, 12 pgs. |
Titus, et al., “A Silicon BICMOS Transceiver Front-End MMIC Covering 900 and 1900 MHZ Applications”, Hittite Microwave Corporation, IEEE 1996 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 73-75. |
Rossek, Sacha, “Direct Optical Control of a Microwave Phase Shifter Using GaAs Field-Effect Transistors”, Communications Research Group, School of Electronic Engineering, Faculty of Technology, Middlesex University, Sep. 1998, 224 pgs. |
Schindler, et al., “DC-20 GHZ N X M Passive Switches”, Raytheon Co., 1998 IEEE MTT-S Digest, pp. 1001-1005. |
Houng, et al., “60-70 dB Isolation 2-19 GHz Switches”, Raytheon Electromagnetic Systems Division, 1989 IEEE, GaAs IC Symposium, pp. 173-176. |
Schindler, et al., “A High Power 2-18 GHz T/R Switch”, 1988 IEEE, IEEE 1990 Microwave and Millimeter-Wave Circuits Symposium, pp. 119-122. |
Schindler, et al., “A 2-18 GHz Non-Blocking Active 2×2 Switch”, Raytheon Company, 1989 IEEE, GaAs IC Symposium, pp. 181-183. |
Schindler, et al., “A Single Chip 2-20 GHz T/R Module” 1988 IEEE, IEEE 1990 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 99-102. |
McGrath, et al., “Novel High Performance SPDT Power Switches using Multi-Gate FETs”, 1991 IEEE, 1991 IEEE MTT-S Digest, pp. 839-842. |
Schindler, et al., “DC-20 GHz N X M Passive Switches”, IEEE Transactions on Microwave Theory and Techniques, vol. 36, No. 12, Dec. 1988, pp. 1604-1613. |
Bernkopf, et al., “A High Power K/Ka-Band Monolithic T/R Switch”, 1991 IEEE, IEEE 1991 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 15-18. |
Schindler, et al., “DC-40 GHz and 20-40 GHz MMIC SPDT Switches”, IEEE Transactions of Electron Devices, vol. ED-34, No. 12, Dec. 1987, pp. 2595-2602. |
Scheinberg, et al., “A Computer Simulation Model for Simulating Distortion in FET Resistors”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 19, No. 9, Sep. 2000, pp. 981-989. |
Streetman, et al., “Solid State Electronic Devices”, Microelectronics Research Center, Dept. of Electrical and Computer Engineering, The University of Texas at Austin, Chapter 6, 2004 by Pearson Education Inc., 4 pgs. |
Tokumitsu, et al, “A Low-Voltage, High-Power T/R-Switch MMIC Using LC Resonators”, IEEE Transactions on Microwave Theory and Techniques, vol. 43, No. 5, May 1995, pp. 997-1003. |
Adan, et al., “Off-State Leakage Current Mechanisms in BulkSi and SOI MOSFETs and Their Impact on CMOS ULSIs Standby Current”, IEEE Transactions on Electron Devices, vol. 48, No. 9, Sep. 2001, pp. 2050-2057. |
Chan, et al., “A Novel SOI CBiCMOS Compatible Device Structure for Analog and Mixed-Mode Circuits”, Dept. of EECS, University of California at Berkeley, IEEE 1995, pp. 40-43. |
Street, A.M., “RF Switch Design”, The Institution of Electrical Engineers, 2000, pp. 4/1-4/7. |
Adan, et al., “Linearity and Low-Noise Performance of SOIMOSFETs for RF Applications”, IEEE Transactions on Electron Devices, vol. 49, No. 5, May 2002, pp. 881-888. |
Cristoloveanu, et al., “The Four-Gate Transistor”, Institute of Microelectronics, Electromagnetism and Photonics, ESSDERC 2001, pp. 323-326. |
Ayasli, et al., “An X-Band 10 W Monolithic Transmit-Receive GaAs FET Switch”, Raytheon Research Division, 1982 IEEE, pp. 42-46. |
Analog Devices, “LC2MOS High Speed, Quad SPST Switch”, Rev. B, 8 pgs. |
Dufrene, et al., “The G4-FET: Low Voltage to High Voltage Operation and Performance”, Dept. of Electrical and Computer Engineering, The University of Tennessee, IEEE 2003, pp. 55-56. |
Pucel, et al., “A Multi-Chip GaAs Monolithic Transmit/Receive Module for X-Band”, Research Division, Raytheon Company, 1982 IEEE MTT-S Digest, pp. 489-492. |
Analog Devices, “LC2MOS Quad SPST Switches”, Rev. B, 6 pgs. |
Dufrene, et al., “Investigation of the Four-Gate Action in G4-FETs”, IEEE Transactions on Electron Devices, vol. 51, No. 11, Nov. 2004, pp. 1931-1935. |
Ayasli, et al., “A Monolithic Single-Chip X-Band Four-Bit Phase Shifter”, IEEE Transactions on Microwave Theory and Techniques, vol. MTT-30, No. 12, Dec. 1982, pp. 2201-2206. |
Akarvardar, et al., “Multi-Bias Dependence of Threshold Voltage, Subthreshold Swing, and Mobility in G4-FETs”, Institute of Microelectronics, Electromagnetism, and Photonics, IEEE 2003, pp. 127-130. |
Lim, et al., “Partial SOI LDMOSFETs for High-Side Switching”, Dept. of Engineering, University of Cambridge, 1999 IEEE, pp. 149-152. |
Akarvardar, et al., “Threshold Voltage Model of the SOI 4-Gate Transistor”, 2004 IEEE International SOI Conference, Oct. 2004, pp. 89-90. |
Allen, Thomas P., “Characterization and Modeling of Silicon-on-Insulator Field Effect Transistors”, Department of Electrical Engineering and Computer Science, MIT, May 20, 1999, 80 pgs. |
Fung, et al., “Frequency Dispersion in Partially Depleted SOI MOSFET Output Resistance”, Proceedings 1996 IEEE International SOI Conference, Oct. 1996, pp. 146-147. |
Chen, Suheng, “G4-FET Based Voltage Reference”, Masters Theses, University of Tennessee, Knoxville, Trace: Tennessee Research and Creative Exchange, May 2004, 57 pgs. |
Zhu, et al., “Simulation of Suppression of Floating-Body Effect in Partially Depleted SOI MOSFET Using a Sil-xGex Dual Source Structure”, Materials Science and Engineering B 114-115 (2004), pp. 264-268. |
Hieda, et al., Floating-Body Effect Free Concave SOI-MOSFETs (COSMOS), ULSI Research Center, Toshiba Corporation, IEEE 1991, pp. 26.2.1-26.2.4. |
Reedy, et al., “UTSi CMOS: A Complete RF SOI Solution”, Peregrine Semiconductor Corporation, 6 pgs. |
Marks, Jeffery Earl, “SOI for Frequency Synthesis in RF Integrated Circuits”, Thesis submitted to North Carolina State University, 2003, 155 pgs. |
Moye, et al., “A Compact Broadband, Six-Bit MMIC Phasor with Integrated Digital Drivers+”, IEEE 1990 Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1988 IEEE, pp. 123-126. |
Smuk, et al., “Monolithic GaAs Multi-Throw Switches with Integrated Low-Power Decoder-Driver Logic”, Hittite Microwave Corporation, Jun. 1997, 4 pgs. |
Tseng, et al., “AC Floating-Body Effects in Submicron Fully Depleted (FD) SOI nMOSFET's and the Impact on Analog Applications”, IEEE Electron Device Letters, No. 19, No. 9, Sep. 1998, pp. 351-353. |
Ming, et al., “A New Structure of Silicon-on-Insulator Metal-Oxide-Semiconductor Field Effect Transistor to Suppress the Floating Body Effect”, Chin. Phys. Lett., vol. 20, No. 5 (2003), pp. 767-769. |
Nguyen, Niki Hoang, Office Action received from the USPTO dated Apr. 2, 2014 for related U.S. Appl. No. 13/850,251, 9 pgs. |
Barker, Communications Electronics—Systems, Circuits, and Devices, 1987, Prentice-Hall. |
Carr, “Secrets of RF Circuit Design”, McGraw-Hill, 1997. |
Couch, “Digital and Analog Communication Systems”, 2001, Prentice-Hall. |
Couch, “Modern Telecommunication System”, Prentice-Hall, 1995. |
Freeman, “Radio System Design for Telecommunications”, Wiley, 1997. |
Tied, Binh Kien, Office Action received from the USPTO dated Nov. 15, 2007 for related U.S. Appl. No. 11/582,206, 9 pgs. |
Dinh, Le T., International Search Report received from the USRO dated Mar. 28, 2003 for related appln No. PCT/US02/32266, 2 pgs. |
Burgener, et al., Amendment filed in the USPTO dated May 15, 2008 for related U.S. Appl. No. 11/582,206, 14 pgs. |
Tied, Binh Kien, Notice of Allowance received in the USPTO dated Jul. 15, 2008 for related U.S. Appl. No. 11/582,206, 7 pgs. |
Van der Peet, H., Communication Pursuant to Article 94(3) EPC received from the EPO in related appln. No. 02800982.7-2220, dated Jun. 19, 2008, 3 pgs. |
Caverly, Robert H., “A Silicon CMOS Monolithic RF and Microwave Switching Element”, 1997 European Microwave Conference, Jerusalem, Sep. 1987, 4 pgs. |
Van Der Peet, H., Communication pursuant to Article 94(3) EPC for related application No. 02800982.7-2220 dated Aug. 6, 2009, 2 pgs. |
Tied, Binh Kien, Office Action received from the USPTO dated Sep. 16, 2009 for related U.S. Appl. No. 11/347,014, 26 pgs. |
Shingleton, Michael B, Notice of Allowance received from the USPTO for related U.S. Appl. No. 11/881,816, dated Oct. 12, 2011, 5 pgs. |
Tieu, Binh Kien, Notice of Allowance received from the USPTO dated Aug. 11, 2010 for related U.S. Appl. No. 12/315,395, 26 pgs. |
Kelly, et al., Comments on Examiner's Statement of Reasons for Allowance filed in the USPTO dated Jul. 29, 2010 for related U.S. Appl. No. 11/347,014, 2 pgs. |
Chow, Charles Chiang, Office Action received from the USPTO dated Aug. 19, 2008 for related U.S. Appl. No. 11/347,671, 14 pgs. |
Kelly, Dylan, Amendment filed in the USPTO dated Dec. 19, 2008 for related U.S. Appl. No. 11/347,671, 12 pgs. |
Chow, Charles Chiang, Office Action received from the USPTO dated Apr. 16, 2009 for related U.S. Appl. No. 11/347,671, 16 pgs. |
Kelly, Dylan, Response filed in the USPTO dated Jun. 16, 2009 for related U.S. Appl. No. 11/347,671, 14 pgs. |
Chow, Charles Chiang, Office Action received from the USPTO dated Jul. 20, 2009 for related U.S. Appl. No. 11/347,671, 17 pgs. |
Kelly, Dylan, Amendment filed in the USPTO dated Jan. 20, 2010 for related U.S. Appl. No. 11/347,671, 18 pgs. |
Chow, Charles Chiang, Office Action received from the USPTO dated Apr. 28, 2010 for related U.S. Appl. No. 11/347,671, 20 pgs. |
Kelly, Dylan, Amendment filed in the USPTO dated Jul. 28, 2010 for related U.S. Appl. No. 11/347,671, 6 pgs. |
Chow, Charles Chiang, Office Action received from the USPTO dated Aug. 20, 2010 for related U.S. Appl. No. 11/347,671, 18 pgs. |
Kelly, Dylan, Amendment filed in the USPTO dated Dec. 20, 2010 for related U.S. Appl. No. 11/347,671, 12 pgs. |
Chow, Charles Chiang, Office Action received from the USPTO dated Mar. 2, 2011 for related U.S. Appl. No. 11/347,671, 15 pgs. |
Kelly, Dylan, Amendment filed in the USPTO dated May 2, 2011 for related U.S. Appl. No. 11/347,671, 6 pgs. |
Chow, Charles Chiang, Advisory Action received from the USPTO dated May 12, 2011 for related U.S. Appl. No. 11/347,671, 3 pgs. |
Kelly, Dylan, Notice of Appeal filed in the USPTO dated Jun. 2, 201 for related U.S. Appl. No. 11/347,671, 6 pgs. |
Chow, Charles Chiang, Notice of Panel Decision from Pre-Appeal Brief Review dated Jul. 11, 2011 for related U.S. Appl. No. 11/347,671, 2 pgs. |
Kelly, Dylan, Supplemental Amendment filed in the USPTO dated Aug 9, 2011 for related U.S. Appl. No. 11/347,671, 3 pgs. |
Chow, Charles Chiang, Notice of Allowance dated Aug. 16, 2011 for related U.S. Appl. No. 11/347,671, 12 pgs. |
Peregrine Semiconductor Corporation, Reply filed in the EPO dated Oct. 24, 2011 for related appln. No. 06786943.8, 1 pg. |
Chinese Patent Office, a translation of a Chinese Office Action dated Nov. 2, 2011 for related appln. No. 200680025128.7, 12 pgs. |
Juhl, Andreas, Decision to refuse a European patent application received from the EPO dated Nov. 18, 2011 for related appln. No. 06786943.8-1528, 4 pgs. |
Tat, Binh C., Office Action received from the USPTO dated Jan. 18, 2012 for related U.S. Appl. No. 13/028,144, 33 pgs. |
Nguyen, Tram Hoang, Notice of Allowance received from the USPTO dated Nov. 17, 2011 for related U.S. Appl. No. 13/053,211, 41 pgs. |
Hoffmann, Niels, International Search Report received from the EPO dated Feb. 27, 2012, 12 pgs. |
Iijima, M, et al., “Boosted Voltage Scheme with Active Body-Biasing Control on PD-SOI for Ultra Low Voltage Operation”, IEICE Transactions on Electronics, Institute of Electronics, vol. E90C, No. 4, Apr. 1, 2007, pp. 666-674. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated Jan. 17, 2012 for related appln. No. 06786943.8, 1 pg. |
Peregrine Semiconductor Corporation, Appeal to the Decision for Refusal filed in the EPO dated Mar. 20, 2012 for related appln No. 06786943.1, 27 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 16, 2011 for related appln No. 11153227.1, 5 pgs. |
Hoffman, Niels, Extended Search Report received from the EPO dated May 4, 2012 for related appln. No. 11153227.1, 4 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 16, 2011 for related appln No. 11153247.9, 6 pgs. |
Hoffman, Niels, Extended Search Report received from the EPO dated May 7, 2012 for related appln. No. 111153247.9, 4 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 16, 2011 for related appln No. 11153241.2, 5 pgs. |
Hoffman, Niels, Extended Search Report received from the EPO dated May 7, 2012 for related appln. No. 11153241.2, 4 pgs. |
Gibson, “The Communication Handbook”, CRC Press, 1997. |
Hanzo, “Adaptive Wireless Transceivers”, Wiley, 2002. |
Itoh, “RF Technologies for Low Power Wireless Communications”, Wiley, 2001. |
Lossee, “RF Systems, Components, and Circuits Handbook”, Artech House, 1997. |
Miller, “Modern Electronic Communications”, Prentice-Hall, 1999. |
Minoli, “Telecommunications Technology Handbook”, Artech House, 2003. |
Morreale, “The CRC Handbook of Modern Telecommunication”, CRC Press, 2001. |
Sayre, “Complete Wireless Design”, McGraw-Hill, 2001. |
Schaper, “Communications, Computations, Control, and Signal Processing”, Kluwer Academic, 1997. |
Shafi, “Wireless Communications in the 21st Century”, Wiley, 2002. |
Willert-Porada, “Advances in Microwave and Radio Frequency Processing”, 8th International Conference on Microwave and High-Frequency Heating, Springer Publication, 2001. |
Sudhama, et al., “Compact Modeling and Circuit Impact of a Novel Frequency Dependence of Capacitance in RF MOSFETs”, Nano Science and Technology Institute, Technical Proceedings of the 2001 Int'l Conference of Modeling and Simulation of Microsystems. 2001. |
Casu, et al., “Comparative Analysis of PD-SOI Active Body-Biasing Circuits”, IEEE Int'l SOI Conference, Oct. 2000, pp. 94-95. |
Cho, et al., “Comparative Assessment of Adaptive Body-Bias SOI Pass-Transistor Logic”, Fourth Int'l Symposium on Quality Electronic Design, Mar. 2003, pp. 55-60. |
Chan, et al., “Comparative Study of Fully Depleted and Body-Grounded Non Fully Depleted SOI MOSFET's for High Performance Analog and Mixed Signal Circuits”, IEEE Transactions on Electron Devices, vol. 42, No. 11, Nov. 1995, pp. 1975-1981. |
Tseng, et al. “Comprehensive Study on AC Characteristics in SOI MOSFETs for Analog Applications”, 1998 Symposium on VLSI Technology Digest of Technical Papers, Jun. 1998. |
Pelella, et al., “Control of Off-State Current in Scaled PD/SOI CMOS Digital Circuits”, Proceedings IEEE Int'l SOI Conference, Oct. 1998, pp. 147-148. |
Assaderaghi, “DTMOS: Its Derivatives and Variations, and Their Potential Applications”, The 12th Int'l Conference on Microelectronics, Nov. 2000, pp. 9-10. |
Giffard, et al., “Dynamic Effects in SOI MOSFET's” IEEE, 1991, 2 pgs. |
Lindert, et al. “Dynamic Threshold Pass-Transistor Logic for Improved Delay at Lower Power Supply Voltages”, IEEE Journal of Solid-State Circuits, vol. 34, No. 1, Jan. 1999, pp. 85-89. |
Drake, et al., “Dynamic-Threshold Logic for Low Power VLSI Design”, www.research.ibm.com/acas, 2001. |
Wei, et al., “Effect of Floating-Body Charge on SOI MOSFET Design”, IEEE Transaction on Electron Devices, vol. 45, No. 2, Feb. 1998. |
Duyet, et al., “Effects of Body Reverse Pulse Bias on Geometric Component of Charge Pumping Current in FD SOI MOSFETs”, Proceedings IEEE Int'l SOI Conference, Oct. 1998, pp. 79-80. |
Krishnan, “Efficacy of Body Ties Under Dynamic Switching Conditions in Partially Depleted SOI CMOS Technology”, Proceedings IEEE Int'l SOI Conference, Oct. 1997, pp. 140-141. |
Lu, et al., “Floating Body Effects in Partially Depleted SOI CMOS Circuits”, ISPLED, Aug. 1996, pp. 1-6. |
Ueda, et al., “Floating Body Effects on Propagation Delay in SOI/CMOS LSIs”, IEEE SOI Conference, Oct. 1996, pp. 142-143. |
Matsumoto, et al., “Fully Depleted 30-V-Class Thin Film SOI Power MOSFET”, IEDM 95-979, 1995, pp. 38.6.1-38.6.4. |
Assaderaghi, et al., “History Dependence of Non-Fully Depleted (NFD) Digital SOI Circuits”, 1996 Symposium on VLSI Technology Digest of Technical Papers 13.1, 1996, pp. 122-123. |
Damiano, et al., “Integrated Dynamic Body Contact for H Gate PD SOI MOSFETs for High Performance/Low Power”, IEEE SOI Conference, Oct. 2004, pp. 115-116. |
Rauly, et al., Investigation of Single and Double Gate SOI MOSFETs in Accumulation Mode for Enhanced Performances and Reduced Technological Drawbacks, Proceedings 30th European Solid-State Device Research Conference, Sep. 2000, pp. 540-543. |
Morishita, et al., “Leakage Mechanism Due to Floating Body and Countermeasure on Dynamic Retention Mode of SOI-DRAM”, 1995 Symposium on VLSI Technology Digest of Technical Papers, Apr. 1995, pp. 141-142. |
Keys, “Low Distortion Mixers or RF Communications”, Ph.D. Thesis, University of California-Berkeley, 1995. |
Chen, et al., “Low Power, Multi-Gigabit DRAM Cell Design Issues Using SOI Technologies”, http://bwrc.eecs.berkeley.edu/people/grad—students/chenff/reports, May 1999. |
Pelella, et al., “Low-Voltage Transient Bipolar Effect Induced by Dynamic Floating-Body Charging in Scaled PD/SOI MOSFET's”, IEEE Electron Device Letters, vol. 17, No. 5, May 1996. |
Wei, “Measurement and Modeling of Transient Effects in Partially Depleted SOI MOSFETs”, M.S. Thesis, MIT, Jul. 1996. |
Shoucair, “Modeling, Decoupling and Supression of MOSFET Distortion Components”, IEEE Proceeding Circuit Devices Systems, vol. 146, No. 1, Feb. 1999. |
Shahidi, et al., “Partially Depleted SOI Technology for Digital Logic”, IEEE Int'l Solid-State Circuits Conference, 1999, pp. 426-427. |
Matloubian, “Smart Body Contact for SOI MOSFETs”, 1989 IEEE SOS/SOI Technology Conference, Oct. 1999, pp. 128-129. |
Chuang, et al., “SOI for Digital CMOS VLSI Design: Design Consideration and Advances”, Proceedings of the IEEE, vol. 86, No. 4, Apr. 1998, pp. 689-720. |
Kuge, et al., “SOI-DRAM Circuit Technologies for Low Power High Speed Multigiga Scale Memories”, IEEE Journal of Solid-State Circuits, vol. 31, No. 4, Apr. 1996, pp. 586-591. |
Duyet, et al., “Suppression of Geometric Component of Charge Pumping Current in Thin Film Silicon on Insulator Metal-Oxide-Semiconductor Field-Effect Transistors”, Japanese Journal of Applied Physics, vol. 37, Jul. 1998, pp. L855-L858. |
Casu, et al., “Synthesis of Low-Leakage PD-SOI Circuits with Body Biasing”, Int'l Symposium on Low Power Electronics and Design, Aug. 2001, pp. 287-290. |
Wang, et al., “Threshold Voltage Instability at Low Temperatures in Partially Depleted Thin Film SOI MOSFET's”, 1990 IEEE SOS/SOI Technology Conference, Oct. 1990, pp. 91-92. |
Shimomura, et al., “TP 4.3: A 1V 46ns 16Mb SOI-DRAM with Body Control Technique”, 1997 IEEE Int'l Solid-State Circuits Conference, Feb. 1997. |
Assaderaghi, et al, “Transient Pass-Transistor Leakage Current in SOI MOSFET's”, IEEE Electron Device Letters, vol. 18, No. 6, Jun. 1997, pp. 241-243. |
Mashiko, et al., “Ultra-Low Power Operation of Partially-Depleted SOI/CMOS Integrated Circuits”, IEICE Transactions on Electronic Voltage, No. 11, Nov. 2000, pp. 1697-1704. |
Das, et al., “Ultra-Low-Leakage Power Strategies for Sub-1 V VLSI: Novel Circuit Styles and Design Methodologies for Partially Depleted Silicon-on-Insulator (PD-SOI) CMOS Technology”, Proceedings of the 16th Int'l Conference on VLSI Design, 2003. |
Pelloie, et al., “WP 25.2: SOI Technology Performance and Modeling”, 1999 IEEE Int'l Solid-State Circuits Conference, Feb. 1999. |
Goldman, et al., “0.15um SOI DRAM Technology Incorporating Sub-Volt Dynamic Threshold Devices for Embedded Mixed-Signal & RF Circuits”, 2001 IEEE SOI Conference, Oct. 2001, pp. 97-98. |
Hirota, et a., “0.5V 320MHz 8b Multiplexer/Demultiplexer Chips Based on a Gate Array with Regular-Structured DTMOS/SOI”, ISSCC, Feb. 1998, pp. 12.2-1-12.2-11. |
Fuse, et al., “0.5V SOI CMOS Pass-Gate Logic”, ISSCC96, Session 5, Technology Directions: High-Speed, Low-Power, 1998 IEEE International Solid-State Circuits Conference. |
Peregrine Semiconductor Corporation, Response filed in the EPO dated Oct. 12, 2010 for related appln. No. 06814836.0. |
Corneglio, Bernard, Notification of Transmittal of the International Preliminary Report on Patentability received from the EPO dated Feb. 6, 2012 for related appln. No. PCT/US2011/056942, 27 pgs. |
Stuber, et al., Response/Amendment filed in USPTO dated Jul. 15, 2013 for related U.S. Appl. No. 13/028,144, 20 pgs. |
Stuber, et al., Supplemental Amendment filed in the USPTO dated Nov. 8, 2012 for related U.S. Appl. No. 13/028,144, 17 pgs. |
Hoffmann, Niels, Written Opinion of the International Preliminary Examining Authority received from the EPO dated Dec. 21, 2012, 7 pgs. |
Tat, Binh, Office Action received from the USPTO dated Jan. 14, 2013 for related U.S. Appl. No. 13/028,144, 19 pgs. |
Peregrine Semiconductor Corporation, Technical Comments to Written Opinion of the IPEA dated Jan. 21, 2013 for related appln. No. PCT/US2011/056942, 27 pgs. |
Shingleton, Michael B., Office Action received from the USPTO dated Mar. 1, 2013 for related U.S. Appl. No. 11/881,816, 182 pgs. |
Brindle, et al., Preliminary Amendment filed in USPTO dated Jul. 19, 2013 for related U.S. Appl. No. 13/850,251, 21 pgs. |
Stuber, et al., Comments on Examiner's Statement of Reasons for Allowance filed in the USPTO dated Sep. 27, 2013 for related U.S. Appl. No. 13/028,144, 4 pgs. |
Tieu, Binh Kien, Notice of Allowance received from the USPTO dated Sep. 30, 2013 for related U.S. Appl. No. 12/980,161, 8 pgs. |
Shingleton, Michael B., Final Office Action received from the USPTO dated Oct. 23, 2013 for related U.S. Appl. No. 11/881,816, 25 pgs. |
Unterberger, M., Summons to attend oral proceedings pursuant to Rule 115(1) EPC received from EPO dated Oct. 17, 2013 for related appln. No. 02800982.7, 15 pgs. |
Stuber, et al., Amendment filed in the USPTO dated Dec. 20, 2013 for related U.S. Appl. No. 13/028,144, 25 pgs. |
Brindle, et al., Amendment filed in the USPTO dated Dec. 26, 2013 for related U.S. Appl. No. 13/850,251, 22 pgs. |
Dribinsky, et al. Response filed in USPTO dated Feb. 4, 2014 for related U.S. Appl. No. 11/881,816, 20 pgs. |
Shingleton, Michael, Advisory Action received from the USPTO dated Feb. 19, 2014 for related U.S. Appl. No. 11/881,816, 3 pgs. |
Dribinsky, et al., Notice of Appeal, Pre-Appeal Brief Request for Review and Reasons Accompanying Pre-Appeal Brief Request for review filed in the USPTO dated Feb. 20, 2014 for related U.S. Appl. No. 11/881,816, 7 pgs. |
Dang, Hung Q., Office Action received from the USPTO dated Feb. 26, 2014 for related U.S. Appl. No. 12/735,954, 34 pgs. |
Morena, Enrico, Communication pursuant to Article 94(3) EPC received from the EPO dated Dec. 18, 2013 for related appln. No. 06814836.0, 5 pgs. |
Peregrine Semiconductor Corporation, Response filed in the EPO Dated Jan. 9, 2014 for related appln. No. 02800982.7, 21 pgs. |
European Patent Office, Brief Communication dated Jan. 16, 2014 regarding Oral Proceedings to be held Feb. 12, 2014, letter from opponent dated Jan. 10, 2014, for related appln. No. 02800982.7, 7 pgs. |
Huber & Schussler, Report on Decision in EPO Opposition Division for related appln. No. 02800982.7-2220 dated Feb. 25, 2014, 13 pgs. |
Nguyen, Niki Hoang, Office Action received from the USPTO dated Sep. 26, 2012 for U.S. Appl. No. 13/277,108, 47 pgs. |
Nguyen, Niki Hoang, Office Action received from the USPTO dated Apr. 10, 2013 for U.S. Appl. No. 13/277,108, 184 pgs. |
Nguyen, Niki Hoang, Final Office Action received from the USPTO dated Sep. 27, 2013 or U.S. Appl. No. 13/277,108, 9 pgs. |
Nguyen, Niki Hoang, Notice of Allowance received from the USPTO dated Jan. 10, 2014 for U.S. Appl. No. 13/277,108, 24 pgs. |
Brindle, et al., Response filed in the USPTO dated Dec. 26, 2012 for U.S. Appl. No. 13/277,108, 19 pgs. |
Brindle, et al., Proposed Amendment filed in the USPTO dated Jul. 4, 2013 for U.S. Appl. No. 13/277,108, 29 pgs. |
Brindle, et al., Amendment filed in the USPTO dated Jul. 18, 2013 for U.S. Appl. No. 13/277,108, 33 pgs. |
Brindle, et al., Amendment After Final filed in the USPTO dated Dec. 27, 2013 for U.S. Appl. No. 13/277,108, 8 pgs. |
Tanada, Kazuya, Translation of an Office Action received from the Japanese Patent Office dated Mar. 11, 2014 for appln. No. 2013-003388, 4 pgs. |
Brosa, Anna-Maria, Extended Search Report received from the EPO dated May 27, 2014 for appln. No. 14165804.7, 8 pgs. |
Sjoblom, et al., “An Adaptive Impedance Tuning CMOS Circuit for ISM 2.4-GHz Band”, IEEE Transactions on Circuits and Systems—I: Regular Papers, vol. 52, No. 6, Jun. 2005, pp. 1115-1124. |
Stuber, et al., Response/Amendment filed in the USPTO dated Oct. 23, 2014 for U.S. Appl. No. 13/948,094, 28 pgs. |
European Patent Office, Brief Communication received from the EPO dated Oct. 24, 2014 for appln. No. 02800982.7, 2 pgs. |
Burgener, et al., Response filed in the USPTO dated Nov. 24, 2014 for U.S. Appl. No. 14/062,791, 8 pgs. |
Tat, Binh C., Notice of Allowance received from the USPTO dated Dec. 25, 2014 for U.S. Appl. No. 13/028,144, 13 pgs. |
F. Hameau and O. Rozeau, “Radio-Frequency Circuits Integration Using CMOS SOI 0.25 μm Technology”, 2002 RF IC Design Workshop Europe, Mar. 19-22, 2002, Grenoble, France. |
O. Rozeau et al., “SOI Technologies Overview for Low-Power Low-Voltage Radio-Frequency Applications,” Analog Integrated Circuits and Signal Processing, 25, pp. 93-114, Boston, MA, Kluwer Academic Publishers, Nov. 2000. |
C. Tinella et al., “A High-Performance CMOS-SOI Antenna Switch for the 2.55-GHz Band, ”IEEE Journal of Solid-State Circuits, vol. 38, No. 7, Jul. 2003. |
H. Lee et al., “Analysis of body bias effect with PD-SOI for analog and RF applications,” Solid State Electron., vol. 46, pp. 1169-1176, 2002. |
J.-H. Lee, et al., “Effect of Body Structure on Analog Performance of SOI NMOSFETs,” Proceedings, 1998 IEEE International SOI Conference, Oct. 5-8, 1998, pp. 61-62. |
C. F. Edwards, et al., “The Effect of Body Contact Series Resistance on SOI CMOS Amplifier Stages,” IEEE Transactions on Electron Devices, vol. 44, No. 12, Dec. 1997 pp. 2290-2294. |
S. Maeda, et al., Substrate-bias Effect and Source-drain Breakdown Characteristics in Body-tied Short-channel SOI MOSFET's, IEEE Transactions on Electron Devices, vol. 46, No. 1, Jan. 1999 pp. 151-158. |
F. Assaderaghi, et al., “Dynamic Threshold-voltage MOSFET (DTMOS) for Ultra-low Voltage VLSI,” IEEE Transactions on Electron Devices, vol. 44, No. 3, Mar. 1997, pp. 414-422. |
G. O. Workman and J. G. Fossum, “A Comparative Analysis of the Dynamic Behavior of BTG/SOI MOSFETs and Circuits with Distributed Body Resistance,” IEEE Transactions on Electron Devices, vol. 45, No. 10, Oct. 1998 pp. 2138-2145. |
T.-S. Chao, et al., “High-voltage and High-temperature Applications of DTMOS with Reverse Schottky Barrier on Substrate Contacts,” IEEE Electron Device Letters, vol. 25, No. 2, Feb. 2004, pp. 86-88. |
Wei, et al., “Measurement of Transient Effects in SOI DRAM/SRAM Access Transistors”, IEEE Electron Device Letters, vol. 17, No. 5, May 1996. |
Kuang, et al., “SRAM Bitline Circuits on PD SOI: Advantages and Concerns”, IEEE Journal of Solid-State Circuits, vol. 32, No. 6, Jun. 1997. |
Sleight, et al., “Transient Measurements of SOI Body Contact Effectiveness”, IEEE Electron Device Letters, vol. 19, No. 12, Dec. 1998. |
Chung, et al., “SOI MOSFET Structure with a Junction-Type Body Contact for Suppression of Pass Gate Leakage”, IEEE Transactions on Electron Devices, vol. 48, No. 7, Jul. 2001. |
Lee, et al., “Effects of Gate Structures on the RF Performance in PD SOI MOSFETs”, IEEE Microwave and Wireless Components Letters, vol. 15, No. 4, Apr. 2005. |
Hirano, et al., “Impact of Actively Body-bias Controlled (ABC) SOI SRAM by using Direct Body Contact Technology for Low-Voltage Application” IEEE, 2003, pp. 2.4.1-2.4.4. |
Lee, et al., “Harmonic Distortion Due to Narrow Width Effects in Deep sub-micron SOI-CMOS Device for analog-RF applications”, 2002 IEEE International SOI Conference, Oct. 2002. |
Orndorff, et al., “CMOS/SOS/LSI Switching Regulator Control Device”, ISSCC 78, Feb. 17, 1978 IEEE International Solid-State Circuits Conference, pp. 234-235 and 282. |
Kuo, et al., “Low-Voltage SOI CMOS VLSI Devices and Circuits”, 2001, Wiley Interscience, New York, XP001090589, pp. 57-60 and 349-354. |
Tat, Binh C., International Search Report and Written Opinion received from USRO dated Jul. 3, 2008 in related application No. PCT/US06/36240, 10 pgs. |
Tat, Binh C., Office Action received from USPTO dated Sep. 15, 2008 for related U.S. Appl. No. 11/520,912, 18 pgs. |
Shingleton, Michael B., Office Action dated Oct. 7, 2008 received from the USPTO for related U.S. Appl. No. 11/881,816, 4 pgs. |
Hoffman, Niels, Communication from the EPO dated Feb. 4, 2009 for related appln No. 06786943.8, 7 pgs. |
Shingleton, Michael B., Communication received from the USPTO dated Apr. 28, 2009 for related U.S. Appl. No. 11/881,816, 3 pgs. |
Tat, Binh C., Office Action received from USPTO dated Jul. 8, 2009 for related U.S. Appl. No. 11/520,912, 6 pgs. |
Dribinsky, et al, Response filed in USPTO dated Aug. 28, 2009 for related U.S. Appl. No. 11/881,816, 5 pgs. |
Photocopy of a translation of an Office Action dated Jul. 31, 2009 for related Chinese appln. No. 200680025128.7, 3 pages. |
Stuber, Michael, et al., Photocopy of a Response that was filed in the USPTO for related U.S. Appl. No. 11/520,912, dated Sep. 8, 2009, 3 pgs. |
Tat, Binh C., Office Action received from the USPTO dated Dec. 10, 2009 for related U.S. Appl. No. 11/520,912, 19 pages. |
Shingleton, Michael B., Office Action received from the USPTO dated Jan. 19, 2010 for related U.S. Appl. No. 11/881,816, 16 pgs. |
Brindle, Chris, et al., Translation of a Response filed in the Chinese Patent Office for related appln No. 200680025128.7 dated Nov. 30, 2009, 3 pages. |
Morena, Enrico, Supplementary European Search Report for related appln. No. 06814836.0, dated Feb. 17, 2010, 8 pages. |
Kuang, J.B., et al., “A Floating-Body Charge Monitoring Technique for Partially Depleted SOI Technology”, Int. J. of Electronics, vol. 91, No. 11, Nov. 11, 2004, pp. 625-637. |
Stuber, et al., Amendment filed in the USPTO for related U.S. Appl. No. 11/520,912, dated Jun. 10, 2010, 25 pages. |
Sedra, Adel A., et al., “Microelectronic Circuits”, Fourth Edition, University of Toronto, Oxford University Press, 1982, 1987, 1991 and 1998, pp. 374-375. |
Tat, Binh C., Notice of Allowance received from the USPTO for related U.S. Appl. No. 11/520,912, dated Sep. 16, 2010, 13 pages. |
Brindle, et al., Response filed in the EPO for related application No. 06 814 836.0-1235 dated Oct. 12, 2010, 24 pages. |
Suehle, et al., “Low Electric Field Breakdown of Thin Si02 Films Under Static and Dynamic Stress”, IEEE Transactions on Electron Devices, vol. 44, No. 5, May 1997. |
Bolam, et al., “Reliability Issues for Silicon-on-Insulator”, IBM Microelectronics Division, IEEE 2000, pp. 6.4.1-6.4.4. |
Hu, et al., “A Unified Gate Oxide Reliability Model”, IEEE 37th Annual International Reliability Physics Symposium, San Diego, CA 1999, pp. 47-51. |
Tat, Binh C., Office Action received from USPTO for related U.S. Appl. No. 11/520,912, dated Sep. 15, 2008, 18 pgs. |
Nguyen, Tran Hoang, Office Action received from the USPTO dated Sep. 19, 2008 for related U.S. Appl. No. 11/484,370, 7 pgs. |
Brindle, et al., Response filed in the USPTO dated Jan. 20, 2009 for related U.S. Appl. No. 11/484,370, 7 pgs. |
Nguyen, Tram Hoang, Office Action received from the USPTO dated Apr. 23, 2009 for related U.S. Appl. No. 11/484,370, 11 pgs. |
Brindle, et al., Response filed in the USPTO dated Aug. 24, 2009 for related U.S. Appl. No. 11/484,370, 8 pgs. |
Nguyen, Tram Hoang, Office Action received from the USPTO dated Jan. 6, 2010 for related U.S. Appl. No. 11/484,370, 46 pgs. |
Brindle, et al., Amendment filed in the USPTO dated Jul. 6, 2010 for related U.S. Appl. No. 11/484,370, 32 pgs. |
Nguyen, Tram Hoang, Notice of Allowance received from the USPTO dated Nov. 12, 2010 for related U.S. Appl. No. 11/484,370, 21 pgs. |
Wang, Chi-Chang, et al., “Efficiency Improvement in Charge Pump Circuits”, IEEE Journal of Solid-State Circuits, vol. 32, No. 6, Jun. 1997, pp. 852-860. |
Yamamoto, Kazuya, et al., “A 2.2-V Operation, 2.4-GHz Single-Chip GaAs MMIC Transceiver for Wireless Applications”, IEEE Journal of Solid-State Circuits, vol. 34, No. 4, Apr. 1999, pp. 502-512. |
Hiramoto, Toshiro, et al., “Low Power and Low Voltage MOSFETs with Variable Threshold Voltage Controlled by Back-Bias”, IEICE Trans. Electron, vol. E83-C, No. 2, Feb. 2000, pp. 161-169. |
Su, Pin, et al., “On the Body-Source Built-In Potential Lowering of SOI MOSFETs”, IEEE Electron Device Letters, vol. 24, No. 2, Feb. 2003, pp. 90-92. |
Yang, Min, “Sub-100nm Vertical MOSFET's with Si1-x-y GexCy Source/Drains”, a dissertation presented to the faculty of Princeton University, Jun. 2000, 272 pgs. |
Ytterdal, T., et al., “MOSFET Device Physics and Operation”, Device Modeling for Analog and RF CMOS Circuit Design, 2003 John Wiley & Sons, Ltd., 46 pgs. |
Cherne, et al., U.S. Statutory Invention Registration, Reg. No. H1435, published May 2, 1995, 12 pgs. |
Gu, et al., “Low Insertion Loss and High Linearity PHEMT SPDT and SP3T Switch Ics for WLAN 802.11a/b/g Application”, 2004 IEEE Radio Frequency Integrated Circuits Symposium, 2004, pp. 505-508. |
Koudymov, et al., “Low Loss High Power RF Switching Using Multifinger AlGaN/GaN MOSHFETs”, University of South Carolina Scholar Commons, 2002, pp. 449-451. |
Abidi, “Low Power Radio Frequency IC's for Portable Communications”, IEEE, 1995, pp. 544-569. |
De La Houssaye, et al., “Microwave Performance of Optically Fabricated T-Gate Thin Film Silicon on Sapphire Based MOSFET's”, IEEE Electron Device Letters, 1995, pp. 289-292. |
Smuk, et al., “Monolithic GaAs Multi-Throw Switches with Integrated Low Power Decoder/Driver Logic”, 1997, IEEE Radio Frequency Integrated Circuits. |
McGrath, et al., “Multi Gate FET Power Switches”, Applied Microwave, 1991, pp. 77-88. |
Smuk, et al., “Multi-Throw Plastic MMIC Switches up to 6GHz with Integrated Positive Control Logic”, IEEE, 1999, pp. 259-262. |
Razavi, “Next Generation RF Circuits and Systems”, IEEE, 1997, pp. 270-282. |
Gould, et al., “NMOS SPDT Switch MMIC with >48dB Isolation and 30dBm IIP3 for Applications within GSM and UMTS Bands”, Bell Labs, 2001, pp. 1-4. |
Caverly, “Nonlinear Properties of Gallium Arsenide and Silicon FET-Based RF and Microwave Switches”, IEEE, 1998, pp. 1-4. |
Tieu, Notice of Allowance and Fee(s) Due from the USPTO dated Jun. 2006 relating to U.S. Appl. No. 10/922,135. |
Tran, Notice of Allowance and Fee(s) Due from the USPTO dated Jun. 2010 relating to U.S. Appl. No. 11/501,125. |
Tieu, Notice of Allowance and Fee(s) Due from the USPTO dated Dec. 2008 relating to U.S. Appl. No. 11/127,520. |
Luu, Notice of Allowance and Fee(s) Due from the USPTO dated Jul. 2009 relating to U.S. Appl. No. 11/351,342. |
McGrath, et al., “Novel High Performance SPDT Power Switches Using Multi-Gate FET's”, IEEE, 1991, pp. 839-842. |
Luu, Office Action from the USPTO dated Oct. 2008 relating to U.S. Appl. No. 11/351,342. |
Suematsu, “On-Chip Matching SI-MMIC for Mobile Communication Terminal Application”, IEEE, 1997, pp. 9-12. |
Caverly, et al., “On-State Distortion in High Electron Mobility Transistor Microwave and RF Switch Control Circuits”, IEEE Transactions on Microwave Theory and Techniques, 2000, pp. 98-103. |
Kelly, Proposed Amendment After Final from the USPTO dated Jun. 2009 relating to U.S. Appl. No. 11/351,342. |
“Radiation Hardened CMOS Dual DPST Analog Switch”, Intersil, 1999, pp. 1-2. |
Newman, “Radiation Hardened Power Electronics”, Intersil Corporation, 1999, pp. 1-4. |
Burgener, et al., Response filed in the USPTO dated May 2006 relating to U.S. Appl. No. 10/922,135. |
Kelly, Response to Office Action mailed to USPTO relating to U.S. Appl. No. 11/351,342 dated Jan. 30, 2009. |
“RF & Microwave Device Overview 2003—Silicon and GaAs Semiconductors”, NEC, 2003. |
“RF Amplifier Design Using HFA3046, HFA3096, HFA3127, HFA3128 Transistor Arrays”, Intersil Corporation, 1996, pp. 1-4. |
“SA630 Single Pole Double Throw (SPDT) Switch”, Philips Semiconductors, 1997. |
Narendra, et al., “Scaling of Stack Effects and its Application for Leakage Reduction”, ISLPED 2001, 2001, pp. 195-200. |
Huang, “Schottky Clamped MOS Transistors for Wireless CMOS Radio Frequency Switch Application”, University of Florida, 2001, pp. 1-167. |
Botto, et al., “Series Connected Soft Switched IGBTs for High Power, High Voltage Drives Applications: Experimental Results”, IEEE, 1997, pp. 3-7. |
Baker, et al., “Series Operation of Power MOSFETs for High Speed Voltage Switching Applications”, American Institute of Physics, 1993, pp. 1655-1656. |
Lovelace, et al., “Silicon MOSFET Technology for RF ICs”, IEEE, 1995, pp. 1238-1241. |
“Silicon Wave SiW1502 Radio Modem IC”, Silicon Wave, 2000, pp. 1-21. |
Johnson, et al., “Silicon-On-Sapphire MOSFET Transmit/Receive Switch for L and S Band Transceiver Applications”, Electronic Letters, 1997, pp. 1324-1326. |
Reedy, et al., “Single Chip Wireless Systems Using SOI”, IEEE International SOI Conference, 1999, pp. 8-11. |
Stuber, et al., “SOI CMOS with High Performance Passive Components for Analog, RF and Mixed Signal Designs”, IEEE International SOI Conference, 1998, pp. 99-100. |
Fukuda, et al., “SOI CMOS Device Technology”, Special Edition on 21st Century Solutions, 2001, pp. 54-57. |
Fukuda, et al., “SOI CMOS Device Technology”, OKI Technical Review, 2001, pp. 54-57. |
Kusunoki, et al., “SPDT Switch MMIC Using E/D Mode GaAs JFETs for Personal Communications”, IEEE GaAs IC Symposium, 1992, pp. 135-138. |
Caverly, et al., “SPICE Modeling of Microwave and RF Control Diodes”, IEEE, 2000, pp. 28-31. |
Baker, et al., “Stacking Power MOSFETs for Use in High Speed Instrumentation”, American Institute of Physics, 1992, pp. 5799-5801. |
Sanders, “Statistical Modeling of SOI Devices for the Low Power Electronics Program”, AET, Inc., 1995, pp. 1-109. |
Karandikar, et al., “Technology Mapping for SOI Domino Logic Incorporating Solutions for the Parasitic Bipolar Effect”, ACM, 2001, pp. 1-14. |
Hoffmann, N., Summons to Attend Oral Proceedings pursuant to Rule 115(1) EPC received from the EPO dated Jul. 22, 2011 for related appln. No. 06786943.8, 8 pgs. |
Stuber, Michael, et al., Photocopy of an Amendment filed in the USPTO dated Mar. 16, 2009 for related U.S. Appl. No. 11/520,912, 21 pgs. |
Shingleton, Michael B., Advisory Action received from the USPTO dated Mar. 18, 2011 for related U.S. Appl. No. 11/881,816, 3 pgs. |
Shingleton, Michael B., Interview Summary received from the USPTO dated Apr. 18, 2011 for related appln. No. 11/881,816, 3 pgs. |
Amendment received from the USPTO dated Nov. 1, 2010 for related U.S. Appl. No. 11/484,370, 7 pgs. |
Brindle, et al., Response filed in the EPO for related application No. 06814836.0-1235 dated Oct. 12, 2010, 24 pgs. |
Peregrine Semiconductor Corporation, Response to Communication filed in the EPO dated Aug. 12, 2009 for related application No. 06786943,8, 31 pgs. |
Iperione, Analia, International Search Report and Written Opinion received from the EPO dated Nov. 7, 2006 for related appln. No. PCT/US2006/026965, 19 pgs. |
Geier, Adolf, International Preliminary Report on Patentability received from the EPo dated Jun. 21, 2007 for related appln. No. PCT/US2006/026965, 12 pgs. |
Stuber, et al., Proposed Amended Claims for Examiner's Consideration filed in the USPTO dated Aug. 27, 2010 for related U.S. Appl. No. 11/520,912, 11 pgs. |
Stuber, et al., Comments on Examiner's Statement of Reasons for Allowance filed in the USPTO dated Dec. 15, 2010 for related U.S. Appl. No. 11/520,912, 5 pgs. |
Huang, “A 0.5 um CMOS T/R Switch for 900-MHz Wireless Applications”; IEEE Journal of Solid-State Circuits, vol. 36, No. 3, Mar. 2001, pp. 486-492. |
Lauterbach, et al. “Charge Sharing Concept and New Clocking Scheme for Power Efficiency and Electromagnetic Emission Improvement of Boosted Charge Pumps”, IEEE Journal of Solid-State Circuits, vol. 35, No. 5, May 2000, pp. 719-723. |
Makioka, et al., “Super Self-Aligned GaAs RF Switch IC with 025 dB Extremely Low Insertion Loss for Mobile Communication Systems”, IEEE Transactions on Electron Devices, vol. 48, No. 8, Aug. 2001, pp. 1510-1514. |
Tieu, Binh, Office Action received from the USPTO dated Jun. 3, 2005 for related U.S. Appl. No. 10/922,135, 8 pgs. |
Rodgers, et al., “Silicon UTSi COMS RFIC for CDMA Wireless Communications Systems”, Peregrine Semiconductor Corporation, 1999 IEEE MTT-S Digest, p. 485-488. |
Megahed, et al., “Low Cost UTSI Technology for RF Wireless Applications”, Peregrine Semiconductor Corporation, 1998 IEEE MTT-S Digest p. 981-984. |
Burgener, et al., Amendment filed in the USPTO dated Dec. 5, 2005 for related U.S. Appl. No. 10/922,135, 7 pgs. |
Burgener, CMOS Switched Offer Useful Features, High Integration, CMOS SOS Switches, Microwaves & RF, Aug. 2001, p. 107-118. |
Johnson, et al., “Advanced Thin-Film Silicon-on-Sapphire Technology: Microwave Circuit Applications”, IEEE Transactions on Electron Devices, vol. 45, No. 5, May 1998, pp. 1047-1054. |
Miyajima, Notice of Reasons for Refusal received from the Japanese Patent Office for appln. No. 2003-535287 dated Feb. 13, 2006, 3 pgs. |
Tieu, Binh, Office Action received from USPTO dated Jan. 17, 2006 for related U.S. Appl. No. 10/922,135, 8 pgs. |
Burgener, Response filed in the UPSTO including Terminal Disclaimer dated May 16, 2006 for U.S. Appl. No. 10/922,135, 6 pgs. |
Tieu, Binh, Notice of Allowance received from the USPTO dated Jun. 2, 2006 for related U.S. Appl. No. 10/922,135, 5 pgs. |
Tieu, Binh, Notice of Allowance received from the USPTO dated May 12, 2004 for related U.S. Appl. No. 10/267,531, 7 pgs. |
Burgener, et al., Comments on Examiner's Statement of Reasons for Allowance dated Aug. 12, 2004 for related U.S. Appl. No. 10/267,531, 2 pgs. |
Dribinsky, et al., Response filed in the USPTO dated Jan. 7, 2009 for related U.S. Appl. No. 11/881,816, 7 pgs. |
Weman, Eva, Communication under Rule 71(3) EPC and Annex Form 2004 received from the European Patent Office for related appln. No. 02800982.7 ated Nov. 27, 2009, 68 pgs. |
Kelly, Dylan, et al., Response and Terminal Disclaimers filed in the USPTO for related U.S. Appl. No. 11/347,014, dated Mar. 16, 2010, 10 pgs. |
Dribinsky, et al., Response filed in the USPTO for related U.S. Appl. No. 11/881,816, dated Jul. 19, 2010, 22 pgs. |
Tieu, Binh Kien, Notice of Allowance received from the USPTO for related U.S. Appl. No. 11/347,014, dated Apr. 29, 2010, 12 pgs. |
Shingleton, Michael B., Office Action received from the USPTO dated Oct. 14, 2010 for related U.S. Appl. No. 11/881,816, 15 pgs. |
Dribinsky, et al., Response filed in the USPTO dated Jan. 14, 2011 for related U.S. Appl. No. 11/881,816, 19 pgs. |
Shifrin, Mitchell B., “Monolithic FET Structures for High-Power Control Component Applications”, IEEE Transactions on Microwave Theory and Techniques, vol. 37, No. 12, Dec. 1989, p. 2134-2141. |
Miyajima, Ikumi, Notice of Reasons for Refusal received from the JPO dated Oct. 5, 2006 for related appln. No. 2003-535287, 4 pgs. |
Yamamoto, et al., “A Single-Chip GaAs RF Transceiver for 1.9GHz Digital Mobile Communication Systems”, IEEE Journal of Solid-State Circuits, 1996. |
Yamamoto, et al., “A Single-Chip GaAs RF Transceiver for 1.9GHz Digital Mobile Communication Systems”, IEEE, 1996, pp. 1964-1973. |
Tsutsumi, et al., “A Single Chip PHS Front End MMIC with a True Single +3 Voltage Supply”, IEEE Radio Frequency Integrated Circuits Symposium, 1998, pp. 105-108. |
Wambacq, et al., “A Single Package Solution for Wireless Transceivers”, IEEE, 1999, pp. 1-5. |
Eggert, et al., A SOI-RF-CMOS Technology on High Resistivity SIMOX Substrates for Microwave Applications to 5 GHz, IEEE Transactions on Electron Devices, 1997, pp. 1981-1989. |
Szedon, et al., “Advanced Silicon Technology for Microwave Circuits”, Naval Research Laboratory, 1994, pp. 1-110. |
Burgener, et al., Amendment filed in the USPTO dated Dec. 2005 relating to U.S. Appl. No. 10/922,135. |
Kai, An English translation of an Office Action received from the Japanese Patent Office dated Jul. 2010 relating to appln. No. 2007-518298. |
Burgener, et al., Amendment filed in the USPTO dated Apr. 2010 relating to U.S. Appl. No. 11/501,125. |
Heller, et al., “Cascode Voltage Switch Logic: A Different CMOS Logic Family”, IEEE International Solid-State . Circuits Conference, 1984, pp. 16-17. |
Pylarinos, “Charge Pumps: An Overview”, Proceedings of the IEEE International Symposium on Circuits and Systems, 2003, pp. 1-7. |
Doyama, “Class E Power Amplifier for Wireless Transceivers”, University of Toronto, 1999, pp. 1-9. |
“CMOS Analog Switches”, Harris, 1999, pp. 1-9. |
“CMOS SOI RF Switch Family”, Honeywell, 2002, pp. 1-4. |
“CMOS SOI Technology”, Honeywell, 2001, pp. 1-7. |
Analog Devices, “CMOS, Low Voltage RF/Video, SPST Switch”, Analog Devices, inc., 1999, pp. 1-10. |
Eggert, et al., “CMOS/SIMOX-RF-Frontend for 1.7GHz”, Solid State Circuits Conference, 1996. |
Aquilani, Communication and supplementary European Search Report dated Nov. 2009 relating to appln. No. 05763216. |
Van Der Peet, Communications pursuant to Article 94(3) EPC received from the EPO dated Jun. 2008 relating to appln. No. 02800982.7-2220. |
Aquilani, Communications pursuant to Article 94(3) EPC received from the EPO dated Mar. 2010 relating to appln. No. 05763216.8. |
Yamamoto, et al., “Design and Experimental Results of a 2V-Operation Single-Chip GaAs T/R MMIC Front-End for 1.9GHz Personal Communications”, IEEE, 1998, pp. 7-12. |
Savla, “Design and Simulation of a Low Power Bluetooth Transceiver”, The University of Wisconsin, 2001, pp. 1-90. |
Henshaw, “Design of an RF Transceiver”, IEEE Colloquium on Analog Signal Processing, 1998. |
Baker, et al., “Designing Nanosecond High Voltage Pulse Generators Using Power MOSFETs”, Electronic Letters, 1994, pp. 1634-1635. |
Ionescu, et al., “A Physical Analysis of Drain Current Transients at Low Drain Voltage in Thin Film SOI MOSFETs”, Microelectronic Engineering 28 (1995), pp. 431-434. |
Suh, et al., “A Physical Charge-Based Model for Non-Fully Depleted SOI MOSFETs and Its Use in Assessing Floating-Body Effects in SOI CMOS Circuits”, IEEE Transactions on Electron Devices, vol. 42, No. 4, Apr. 1995, pp. 728-737. |
Wang, et al., “A Robust Large Signal Non-Quasi-Static MOSFET Model for Circuit Simulation”, IEEE 2004 Custom Integrated Circuits Conference, pp. 2-1-1 through 2-1-4. |
Han, et al., “A Simple and Accurate Method for Extracting Substrate Resistance of RF MOSFETs”, IEEE Electron Device Letters, vol. 23, No. 7, Jul. 2002, pp. 434-436. |
Linear Systems, “High-Speed DMOS FET Analog Switches and Switch Arrays”, 11 pgs. |
Terauchi, et al., “A ‘Self-Body-Bias’ SOI MOSFET: A Novel Body-Voltage-Controlled SOI MOSFET for Low Voltage Applications”, The Japan Society of Applied Physics, vol. 42 (2003), pp. 2014-2019, Part 1, No. 4B, Apr. 2003. |
Dehan, et al., “Dynamic Threshold Voltage MOS in Partially Depleted SOI Technology: A Wide Frequency Band Analysis”, Solid-State Electronics 49 (2005), pp. 67-72. |
Kuroda, et al., “A 0.9-V, 150-MHz, 10-mW, 4 mm2, 2-D Discrete Cosine Transform Core Processor with Variable Threshold-Voltage (VT) Scheme”, IEEE Journal of Solid-State Circuits, vol. 31, No. 11, Nov. 1996, pp. 1770-1779. |
Kuroda, et al., “A 0.9-V, 150-MHz, 10-mW, 4 mm2, 2-D Discrete Cosine Transform Core Processor with Variable-Threshold-Voltage Scheme”, Technical Paper, 1996 International Solid-State Circuits Conference, 1996 Digest of Technical Papers, pp. 166-167. |
Cathelin, et al., “Antenna Switch Devices in RF Modules for Mobile Applications”, ST Microelectronics, Front-End Technology and Manufacturing, Crolles, France, Mar. 2005, 42 pgs. |
Cristoloveanu, Sorin, “State-of-the-art and Future of Silicon on Insulator Technologies, Materials, and Devices”, Microelectronics Reliability 40 (2000), pp. 771-777. |
Sivaram, et al., “Silicon Film Thickness Considerations in SOI-DTMOS”, IEEE Device Letters, vol. 23, No. 5, May 2002, pp. 276-278. |
Drake, et al., “Analysis of the Impact of Gate-Body Signal Phase on DTMOS Inverters in 0.13um PD-SOI”, Department of EECS, University of Michigan, Ann Arbor, MI, Sep./Oct. 2003, 4 pgs. |
Drake, et al., “Analysis of the Impact of Gate-Body Signal Phase on DTMOS Inverters in 0.13um PD-SOI”, Department of EECS, University of Michican, Ann Arbor, MI, Sep./Oct. 2003,16 pgs. |
Drake, et al., Evaluation of Dynamic-Threshold Logic for Low-Power VLSI Design in 0.13um PD-SOI, University of Michigan, Ann Arbor, MI, Dec. 2003, 29 pgs. |
Imam, et al., “A Simple Method to Determine the Floating-Body Voltage of SOI CMOS Devices”, IEEE Electron Device Letters, vol. 21, No. 1, Jan. 2000, pp. 21-23. |
Dehan, et al., “Alternative Architectures of SOI MOSFET for Improving DC and Microwave Characteristics”, Microwave Laboratory, Universite catholique de Louvain, Sep. 2001, 4 pgs. |
Colinge, Jean-Pierre, “An SOI Voltage-Controlled Bipolar-MOS Device”, IEEE Transactions on Electron Devices, vol. ED-34, No. 4, Apr. 1987, pp. 845-849. |
Pelella, et al., “Analysis and Control of Hysteresis in PD/SOI CMOS”, University of Florida, Gainesville, FL., 1999 IEEE, pp. 34.5.1 through 34.5.4. |
Adriaensen, et al., “Analysis and Potential of the Bipolar- and Hybrid-Mode Thin-Film SOI MOSFETs for High-Temperature Applications”, Laboratoire de Microelectronique, Universite catholique de Louvain, May 2001, 5 pgs. |
Gentinne, et al., “Measurement and Two-Dimensional Simulation of Thin-Film SOI MOSETs: Intrinsic Gate Capacitances at Elevated Temperatures”, Solid-State Electronics, vol. 39, No. 11, pp. 1613-1619, 1996. |
Su, et al., “On the Prediction of Geometry-Dependent Floating-Body Effect in SOI MOSFETs”, IEEE Transactions on Electron Devices, vol. 52, No. 7, Jul. 2005, pp. 1662-1664. |
Dehan, et al., “Partially Depleted SOI Dynamic Threshold MOSFET for low-voltage and microwave applications”, 1 pg. |
Fung, et al., “Present Status and Future Direction of BSIM SOIL Model for High-Performance/Low-Power/RF Application”, IBM Microelectronics, Semiconductor Research and Development Center, Apr. 2002, 4 pgs. |
Weigand, Christopher, “An ASIC Driver for GaAs FET Control Components”, Technical Feature, Applied Microwave & Wireless, 2000, pp. 42-48. |
Lederer, et al., “Frequency degradation of SOI MOS device output conductance”, Microwave Laboratory of UCL, Belgium, IEEE 2003, pp. 76-77. |
Lederer, et al., “Frequency degradation of SOI MOS device output conductance”, Microwave Laboratory of Universite catholique de Louvain, Belgium, Sep./Oct. 2003, 1 pg. |
Cheng, et al., “Gate-Channel Capacitance Characteristics in the Fully-Depleted SOI MOSFET”, IEEE Transactions on Electron Devices, vol. 48, No. 2, Feb. 2001, pp. 388-391. |
Ferlet-Cavrois, et al., “High Frequency Characterization of SOI Dynamic Threshold Voltage MOS (DTMOS) Transistors”, 1999 IEEE International SOI Conference, Oct. 1999, pp. 24-25. |
Yeh, et al., “High Performance 0.1um Partially Depleted SOI CMOSFET”, 2000 IEEE International SOI Conference, Oct. 2000, pp. 68-69. |
Bawedin, et al., “Unusual Floating Body Effect in Fully Depleted MOSFETs”, IMEP, Enserg, France and Microelectronics Laboratory, UCL, Belgium, Oct. 2004, 22 pgs. |
Flandre, et al., “Design of EEPROM Memory Cells in Fully Depleted ‘CMOS SOI Technology’”, Catholic University of Louvain Faculty of Applied Science, Laboratory of Electronics and Microelectronics, Academic Year 2003-2004, 94 pgs. |
Takamiya, et al., “High-Performance Accumulated Back-Interface Dynamic Threshold SOI MOSFET (AB-DTMOS) with Large Body Effect at Low Supply Voltage”, Japanese Journal of Applied Physics, vol. 38 (1999), Part 1, No. 4B, Apr. 1999, pp. 2483-2486. |
Drake, et al., “Evaluation of Dynamic-Threshold Logic for Low-Power VLSI Design in 0.13um PD-SOI”, IFIP VLSI-SoC 2003, IFIP WG 10.5 International Conference on Very Large Scale Integration of System-on-Chip, Darmstadt, Germany, Dec. 1-3, 2003. |
Huang, et al., “Hot Carrier Degradation Behavior in SOI Dynamic-Threshold-Voltage nMOSFETs (n-DTMOSFET) Measured by Gated-Diode Configuration”, Microelectronics Reliability 43 (2003), pp. 707-711. |
Goo, et al., “History-Effect-Conscious SPICE Model Extraction for PD-SOI Technology”, 2004 IEEE International SOI Conference, Oct. 2004, pp. 156-158. |
Workman, et al., “Dynamic Effects in BTG/SOI MOSFETs and Circuits Due to Distributed Body Resistance”, Proceedings 1997 IEEE International SOI Conference, Oct. 1997, pp. 28-29. |
Ernst, et al., “Detailed Analysis of Short-Channel SOI DT-MOSFET”, Laboratoire de Physique des Composants a Semiconducteurs, Enserg, France, Sep. 1999, pp. 380-383. |
Huang, et al., “Device Physics, Performance Simulations and Measured Results of SOI MOS and DTMOS Transistors and Integrated Circuits”, Beijing Microelectronics Technology Institute, 1998 IEEE, pp. 712-715. |
Bernstein, et al., “Design and CAD Challenges in sub-90nm CMOS Technologies”, IBM Thomas J. Watson Research Center, NY, Nov. 11-13, 2003, pp. 129-136. |
Wiatr, et al., “Impact of Floating Silicon Film on Small-Signal Parameters of Fully Depleted SOI-MOSFETs Biased into Accumulation”, Solid-State Electronics 49 (2005), revised on Nov. 9, 2004, pp. 779-789. |
Gritsch, et al., “Influence of Generation/Recombination Effects in Simulations of Partially Depleted SOI MOSFETs”, Solid-State Electronics 45 (2001), pp. 621-627. |
Chang, et al., “Investigations of Bulk Dynamic Threshold-Voltage MOSFET with 65 GHz “Normal-Mode” Ft and 220GHz “Over-Drive Mode” Ft for RF Applications”, Institute of Electronics, National Chiao-Tung Universtiy, Taiwan, 2001 Symposium on VLSI Technology Digest of Technical Papers, pp. 89-90. |
Le TMOS en technologie SOI, 3.7.2.2 Pompage de charges, pp. 110-111. |
Horiuchi, Masatada, “A Dynamic-Threshold SOI Device with a J-FET Embedded Source Structure and a Merged Body-Bias-Control Transistor—Part I: A J-FET Embedded Source Structure Properties”, IEEE Transactions on Electron Devices, vol. 47, No. 8, Aug. 2000, pp. 1587-1592. |
Horiuchi, Masatada, “A Dynamic-Threshold SOI Device with a J-FET Embedded Source Structure and a Merged Body-Bias-Control Transistor—Part II: Circuit Simulation”, IEEE Transactions on Electron Devices, vol. 47, No. 8, Aug. 2000, pp. 1593-1598. |
Casu, Mario Roberto, “High Performance Digital CMOS Circuits in PD-SOI Technology: Modeling and Design”, Tesi di Dottoralo di Recerca, Gennaio 2002, Politecnico di Torino, Corso di Dottorato di Recerca in Ingegneria Elettronica e delle Communicazioni, 200 pgs. |
Tinella, Carlo, “Study of the potential of CMOS-SOI technologies partially abandoned for radiofrequency applications”, Thesis for obtaining the standard of Doctor of INPG, National Polytechnic of Grenoble, Sep. 25, 2003, 187 pgs. |
La Casta, Munoa, Interlocutory Decision in Opposition Proceedings received from the EPO dated Oct. 31, 2014 for appln. No. 02800982.7, 77 pgs. |
Stuber, et al., Comments on Examiner's Statement of Reasons for Allowance filed in the USPTO dated Dec. 8, 2014 for U.S. Appl. No. 13/028,144, 4 pgs. |
Tat, Binh C., Office Action received from the USPTO dated Jan. 2, 2015 for U.S. Appl. No. 13/948,094, 187 pgs. |
Nguyen, Niki Hoang, Final Office Action received from the USPTO dated Jan. 22, 2015 for U.S. Appl. No. 13/850,251, 245 pgs. |
Tieu, Binh Kien, Notice of Allowance received from the USPTO dated Jan. 23, 2015 for U.S. Appl. No. 14/062,791, 8 pgs. |
Stuber, et al., Response/Amendment filed in the USPTO dated Mar. 2, 2015 for U.S. Appl. No. 13/948,094, 11 pgs. |
Tat, Binh C., Office Action received from the USPTO dated Mar. 27, 2015 for U.S. Appl. No. 13/948,094, 23 pgs. |
Shingleton, Michael, Office Action received from the USPTO dated Apr. 10, 2015 for U.S. Appl. No. 14/257,808, 8 pgs. |
Nguyen, Niki Hoang, Notice of Allowance received from the USPTO dated Apr. 22, 2015 for U.S. Appl. No. 13/850,251, 22 pgs. |
Number | Date | Country | |
---|---|---|---|
20140312422 A1 | Oct 2014 | US |
Number | Date | Country | |
---|---|---|---|
61405165 | Oct 2010 | US | |
60698523 | Jul 2005 | US | |
60698523 | Jul 2005 | US | |
60718260 | Sep 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11484370 | Jul 2006 | US |
Child | 13053211 | US | |
Parent | 14198315 | US | |
Child | 13053211 | US | |
Parent | 11520912 | Sep 2006 | US |
Child | 13028144 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13277108 | Oct 2011 | US |
Child | 14198315 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13053211 | Mar 2011 | US |
Child | 13277108 | US | |
Parent | 13028144 | Feb 2011 | US |
Child | 14198315 | US | |
Parent | 11484370 | Jul 2006 | US |
Child | 11520912 | US |