The background description provided herein is for the purpose of generally presenting the context of the disclosure. Work of the presently named inventors, to the extent the work is described in this background section, as well as aspects of the description that may not otherwise qualify as prior art at the time of filing, are neither expressly nor impliedly admitted as prior art against the present disclosure.
Voltage regulators are used in electronic devices to maintain relative steady supply voltages to drive load devices. In an example, an AC power supply is provided to an electronic device. The electronic device includes a rectifier to rectify the AC voltage, and a voltage regulator to regulate the rectified AC voltage to generate a steady DC voltage. The DC voltage is used to drive, for example, integrated circuits (IC) in the electronic device.
Aspects of the disclosure provide a circuit that includes a switch, a current path circuit and a control circuit. The switch is turned on/off to direct a power supply with a periodic varying voltage to the current path circuit. The current path circuit is coupled with the switch in series to provide a discharge current path to the power supply. The control circuit is configured to detect a time duration during which the periodic varying voltage decreases, and turn on the switch during the time duration to provide the discharge current path to the power supply.
In an embodiment, the current path circuit is configured to have an adjustable resistivity, and the control circuit is configured to increase the resistivity of the current path circuit during the time duration to provide the discharge current path with a reduced current. In an example, the current path circuit includes a resistive path having a resistor, and a switchable path coupled in parallel with the resistive path, the switchable path being switched on/off to adjust the resistivity of the current path circuit.
According to an aspect of the disclosure, the control circuit includes a delay circuit configured to delay a first signal indicative of the periodic varying voltage to generate a second signal, and a comparator configured to compare the first signal and the second signal, and generate an output base on the comparison to detect a falling edge in the periodic varying voltage. In an embodiment, the control circuit includes an input switch configured to, based on the output of the comparator, switch the delay circuit to delay a third signal indicative of the periodic varying voltage to generate a fourth signal, the third signal has a different level from the first signal. The comparator is configured in a hysteresis configuration to compare, based on the output, the first signal with the second signal or the third signal with the fourth signal.
In an embodiment, the switch includes a depletion mode transistor. In an example, the control circuit is configured to detect the time duration during which an output voltage falls below a threshold voltage level, and turn on the switch during the time duration to provide the discharge current path to the power supply.
Aspects of the disclosure provide a method that includes detecting a time duration during which a power supply with a periodic varying voltage decreases, turning on a switch during the time duration to direct the power supply to a current path circuit, and discharging the power supply via the current path circuit.
Aspects of the disclosure provide an apparatus that includes a rectifier and a regulator circuit. The rectifier is configured to receive an AC power supply and output a rectified AC voltage. The regulator circuit includes a switch, a current path circuit, and a control circuit. The switch that is turned on/off to direct the rectified AC voltage to a current path circuit. The current path circuit is coupled with the switch in series to provide a discharge current path to the rectified AC voltage. The control circuit is configured to detect a time duration during which the rectified AC voltage decreases, and turn on the switch during the time duration to provide the discharge current path to the rectified AC voltage.
Various embodiments of this disclosure that are proposed as examples will be described in detail with reference to the following figures, wherein like numerals reference like elements, and wherein:
The energy source 101 provides electric energy to the electronic system 100. In the
The electronic system 100 can be any suitable system, such as a light emitting diode (LED) lighting system, a fan, a computer, a network switch and the like. The electronic system 100 is suitably coupled with the energy source 101. In an example, the electronic system 100 includes a power cord that can be manually plugged into a wall outlet (not shown) on a power grid. In another example, the electronic system 100 is coupled to a power grid via a switch (not shown). When the switch is switched on, the electronic system 100 is coupled to the energy source 101, and when the switch is switched off, the electronic system 100 is decoupled from the energy source 101.
The rectifier 103 rectifies the received AC voltage to a fixed polarity, such as to be positive. In the
In an embodiment, the regulator circuit 110 is implemented using one or more integrated circuit (IC) chips, and/or discrete components. The electronic system 100 can include other suitable components (not shown), such as a light bulb, a plurality of LEDs, a fan, another circuit, and the like, that are suitably coupled with the regulator circuit 110. In an example, the regulator circuit 110 provides control signals to control the operations of the other components. In another example, the regulator circuit 110 receives feedback signals from the other components indicative of the operations of the other components, and provides the control signals to control the operations of the other components based on the feedback signals.
According to an embodiment of the disclosure, the regulator circuit 110 includes a switching circuit 130, and a control circuit 140. The switching circuit 130 is configured to receive power supply, startup and maintain a voltage VOUT, and provide the voltage VOUT to other circuits, such as the control circuit 140, to enable the operations of the other circuits. The control circuit 130 is configured to generate control signals to control, for example, the switching circuit 130 after the start-up to maintain the voltage VOUT.
In an embodiment, the regulator circuit 110 has an initial power receiving stage and a normal operation stage. In the initial power receiving stage, the switching circuit 130 is in a self-control operation mode and in the normal operation stage, the switching circuit 130 is under the control of the control circuit 140. In the normal operation stage, the control circuit 140 is configured to detect a time duration during which the rectified voltage VRECT decreases (falling edge), and to control the switching circuit 130 to turn on a low current discharging path during the detected time duration to pull down the AC rectified voltage in order to enable appropriate operations by the switching circuit 130 when the regulator circuit 110 drives a relatively low current load.
In an embodiment, the regulator circuit 110 regulates the rectified voltage VRECT to generate a stable DC voltage, such as about 12V. The DC voltage is provided to one or more load devices. In an example, the control circuit 140 controls the switching circuit 130 to switch on/off to pass the rectified voltage VRECT to the load devices. To increase regulating efficiency, in an example, the switching circuit 130 is turned on to conduct a relatively large current for regulating when the rectified AC voltage is relatively low, such as below 60V. However, when the loading current drawn by the load devices is low, the rectified AC voltage may stay high and stop the regulator circuit 110 from regulating.
According to an aspect of the disclosure, the control circuit 140 detects a falling edge in the rectified voltage VRECT, and turns on a relatively low current discharging path during the falling edge in order to pull down the rectified voltage VRECT. Because the current discharging path is not turned on when the rectified voltage VRECT rises, the power dissipation by the switching circuit 130 can be relatively low, and the low power dissipation can avoid the chip temperature rising beyond thermal capability.
In the
Further, in the
Further, the first voltage is provided as an input to the comparator COMP1 via the input switch S1, and the second voltage is provided as an input to the comparator COMP1 via the input switch S2. The resistor R5 and the capacitor C1 form a delay path to delay the input SNS to the comparator COMP1 to generate a delayed input SNS-D. In the
During operation, in an example, when the rectified voltage VRECT rises, such as at an angle between 45 to 90 in the rectified sine wave, the input switch S1 is switched on (connecting) and the input switch S2 is off (disconnecting), and the first voltage at the node 121 is provided to the comparator COMP1 as the input. Due to the rising curve, the input at the positive input node of the comparator COMP1 is larger than the delayed input at the negative input node of the comparator COMP1, thus the output COMP is logic “1”. The output COMP keeps the input switch S1 on, and keeps the input switch S2 off.
In the example, when the rectified voltage VRECT is at a peak, such as 90° in the rectified sine wave, the rectified voltage VRECT starts to drop and the input at the positive input node of the comparator COMP1 starts to fall. After a time related to the RC delay determined by the resistor R5 and the capacitor C1, the input at the positive input node of the comparator COMP1 drops cross and below the delayed input at the negative input node of the comparator COMP1, thus the output COMP changes to logic “0”. The output change switches off the switch S1 and switches on the switch S2, and the second voltage at the node 122 is provided to the comparator COMP1 to further drop the input. It is noted that when the output COMP changes from logic “1” to logic “0”, a falling edge is detected in the rectified voltage VRECT.
In the example, when the rectified voltage VRECT is at a bottom, such as 180′ in the rectified sine wave, the rectified voltage VRECT starts to rise, and the input at the positive input node of the comparator COMP1 starts to rise. After a time related to the RC delay determined by the resistor R5 and the capacitor C1, the input at the positive input node of the comparator COMP1 rises cross and above the delayed input at the negative input node of the comparator COMP1, thus the output COMP changes to logic “1”. The output change switches on the switch S1 and switches off the switch S2, and the first voltage at the node 121 is provided to the comparator COMP1 as the input.
According to an aspect of the disclosure, the control circuit 140 includes other suitable detection circuits to detect other suitable signal conditions, and control logics that combine the falling edge detection with other signal conditions to generate control signals for control the operation of the switching circuit 130 during the normal operation stage.
In the
When the voltage VOUT on the capacitor C2 is charged up to the certain level, the voltage VOUT is large enough to enable the operations of the control circuit 140, and the regulator circuit 110 enters the normal operation stage. During the normal operation stage, the control circuit 140 provides suitable control signals to the switching circuit 130 to control the switching circuit 130 to suitably charge the capacitor C2 to maintain the voltage VOUT on the capacitor C2.
In the
The depletion mode transistor M1 is configured to be conductive when control voltages are not available, such as during the initial power receiving stage, and the like. In the
In the
In the
During the initial power receiving stage, the current limit control circuit 144 is unable to provide suitable control signal to the transistor M5, and the transistor M5 is off and does not conduct current, for example. Thus, there is substantially no current passing through the resistor R9, and the gate voltage of M4 (voltage at node 134) is about the same as the source voltage (voltage at node 135). The diode D1 limits the current direction in the resistor R8, the drain voltage of M4 (voltage at node 136) is lower or about the same as the source voltage (voltage at node 135). Because the gate-source voltage and gate-drain voltage of the enhance mode P-type MOSFET M4 do not satisfy a threshold voltage requirement, thus the enhance mode P-type MOSFET M4 is turned off.
Further, according to an embodiment of the disclosure, the switching circuit 130 includes a second diode D2 that couples the gate of the depletion mode N-type MOSFET transistor M1 to node 136 that has the voltage VOUT. The second diode D2 clamps the gate voltage of the depletion mode transistor M1 not to substantially exceed the voltage VOUT.
Further, the second diode D2, the first diode D1, and the resistor R8 collectively stable the gate-source voltage (VGS) of the depletion mode transistor M1, and the drain current ID of the depletion mode transistor M1 during the initial power receiving stage. Specifically, during the initial power receiving stage, in an example, when the forward voltage drop of the first diode D1 and of the second diode D2 are about the same, the gate-source voltage VGS of the depletion mode transistor M1 is substantially equal to the negative of the voltage drop on the resistor R8. The configuration of the second diode D2, the first diode D1, the resistor R8 and the depletion mode transistor M1 form a feedback loop to stable the drain current ID.
According to an aspect of the disclosure, during the normal operation mode, the control circuit 140 generates control signals to the gate of the depletion mode transistor M1 and to the gate of the P-type MOSFET transistor M4 to control the operations of the switching circuit 130.
In the
Further, in an example, the control circuit 140 includes a first level detection circuit 142 and a second level detection circuit 143. The first level detection circuit 142 is configured to generate a signal V2 that indicates whether the output voltage VOUT is lower than, for example 10V. For example, when the output voltage VOUT is lower than 10V, the signal V2 is logic “0”, and when the output voltage VOUT is higher than 10V, the signal V2 is logic “1”. The second level detection circuit 143 is configured to generate a signal V3 that indicates whether the rectified voltage VRECT is lower than, for example 60V. For example, when the rectified voltage VRECT is lower than 60V, the signal V3 is logic “0”, and when the rectified voltage VRECT is higher than 60V, the signal V3 is logic “1”.
Further, the control circuit 140 includes suitable logic circuits to combine the falling edge detection with level detections to turn on a low current discharging path in the switching circuit 130 during a time duration at the falling edge to pull down the rectified voltage VRECT. For example, the control circuit 140 includes an OR gate OR1 and an AND gate AND1 to combine the falling edge detection with the signals V2 and V3 to a control signal V5. The control signal V5 is provided to the gate of a transistor M3 to turn on/off the transistor M1. The current limit control circuit 144 generates the control signal V4. The control signal V4 is provided to the gate of the transistor M5 to control resistivity of the current path 132.
In the
When the output voltage VOUT is lower than, for example 10V, the control signal V2 is logic “1”, the capacitor C2 needs to be charged to raise the output voltage VOUT. In the
Further, in the
It is noted that when the control signal is logic “1”, the transistor M3 is turned on to pull down the gate voltage of the transistor M1 via a resistor R7. In an example, the power rail AVSS has a negative voltage, thus the depletion mode transistor M1 can be turned off.
At S210, a falling edge in a rectified voltage is detected. In the
At 5220, a low current path to discharge the rectified voltage is turned on during the falling edge. In the
When the rectified voltage VRECT is lower than, for example 60V, the control signal V5 is logic “0” to turn off the transistor M3. Then, the depletion mode transistor M1 is turned on. When the control signal V4 changes from logic “0” to logic “1”, the transistor M5 is turned on and the transistor M4 is turned on, thus the current path circuit 132 has a relatively small resistivity and conducts a relatively large discharging current to charge up the capacitor C2 and raise the output voltage VOUT. Then the process proceeds to S299 and terminates.
When the output voltage VOUT is above, for example 10V, the control signal V2 is logic “1”. Further, when the rectified voltage VRECT is above, for example 60V, the control signal V3 is logic “1”, then the control signal V5 is logic “1”. Thus, the transistor M3 is turned on to pull down the gate voltage of the transistor M1, thus the transistor M1 is turned off, and the drain current ID is about zero, such as shown in
When the output voltage VOUT is lower than, for example 10V, the control signal V2 is logic “0”, more charges are needed to raise the VOUT. In the example, the comparator COMP1 compares the input SNS with the delayed-input SNS-D. When the input SNS drops cross the delayed input SNS-D, such as at about time 28 ms, the output COMP changes from logic “1” to logic “0”. Because the control signal V2 is logic “0”, the change of the output COMP changes the control signal V5 from logic “1” to logic “0”. When the control signal V5 is logic “0”, the transistor M3 is turned off. Then, the depletion mode transistor M1 is turned on. When the control signal V4 is logic “0”, the transistor M5 and the transistor M4 are turned off, thus the current path circuit 132 has a relatively large resistivity and conducts a relatively small discharging current to pull down the rectified voltage VRECT, as shown by 321.
When the rectified voltage VRECT drops below, for example 60V, the control signal V3 is logic “0” and thus the control signal V5 is logic “0”. When the control signal V5 is logic “0”, the transistor M3 is turned off. Then, the depletion mode transistor M1 is turned on. In an example, the control signal V4 is suitably switched from logic “0” to logic “1”, then the transistor M5 and the transistor M4 are turned on, thus the current path circuit 132 has a relatively low resistivity and conducts a relatively large charging current, as shown by the current spikes in the drain current ID to charge the capacitor C2 and raise the output voltage VOUT quickly.
When implemented in hardware, the hardware may comprise one or more of discrete components, an integrated circuit, an application-specific integrated circuit (ASIC), etc.
While aspects of the present disclosure have been described in conjunction with the specific embodiments thereof that are proposed as examples, alternatives, modifications, and variations to the examples may be made. Accordingly, embodiments as set forth herein are intended to be illustrative and not limiting. There are changes that may be made without departing from the scope of the claims set forth below.
This present disclosure claims the benefit of U.S. Provisional Application No. 62/044,847, “METHOD AND APPARATUS FOR WAVE DETECTION” filed on Sep. 2, 2014, which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
5969529 | Eiraku | Oct 1999 | A |
20140091724 | Palmer | Apr 2014 | A1 |
20150115800 | Vos | Apr 2015 | A1 |
Number | Date | Country | |
---|---|---|---|
62044847 | Sep 2014 | US |