The present document relates to a method and an apparatus for generating a drive signal for driving a light emitting element of a display, a method and a driver circuit for driving a light emitting element of a display. Particularly, the present document relates to a method and an apparatus for generating a drive signal for driving a pixel or sub-pixel of a High Dynamic Range, HDR, display.
High dynamic range (HDR) is a term often used in the field of display technique, photography technique, and digital imaging technique, etc. HDR display technique can improve the way light is represented, by overcoming the limits of the standard format, such as Standard Dynamic Range (SDR). HDR offers the possibility to represent substantially both brighter highlights, and darker shadows with more details. Common HDR formats include HDR10, HDR10+, and HLG.
HDR display devices capable of presenting a greater dynamic range have been studies for decades, primarily with flat panel technologies like plasma, SED/FED and OLED. HDR display technique typically does not increase display's capabilities, rather it allows to make better use of displays having high brightness, contrast and colours capabilities.
MicroLED, also known as micro-LED or μLED, is an emerging flat-panel display technology. The μLED displays comprise arrays of microscopic LEDs as light emitting elements, e.g., pixel elements. The μLED displays are considered to be advantageous over LCD displays, including higher brightness, lower latency, higher contrast ratio, and greater colour saturation, plus intrinsic self-illumination and better efficiency. Consequently, it is desirable to use the μLED displays as HDR display devices.
Because of the increased dynamic range, displaying HDR contents needs to be driven by a larger number of bits, e.g., 16 bits or 22 bits, than SDR which typically uses 8 or 10 bits, to cover the much larger dynamic range of brightness.
However, the larger number of bits for driving a HDR display may cause difficulties in HDR implementation, including the manufacturing, test and assembling. For example, if there are 22 bits, the value of the most significant bit (MSB) can be 222 of that of the least significant bit (LSB). Thus, a high data bandwidth, a high data processing capability and a large data storage capability are needed for driving a HDR display, which would increase the complexity of the HDR display. Further, a silicon based microprocessor (MCU) would be necessary to drive such high speed digital signals, which may be difficult for certain HDR displays due to technology limitation or restrictions, such as thin-film-transistor (TFT) display manufactured by thin-film technology.
Thus, there is a need to provide an improved method and system for driving a HDR display.
It is an object of the present disclosure, to provide an improved a method and an apparatus for generating a drive signal for driving a light emitting element of a display, a method and driver circuit for driving a light emitting element of a display, which eliminates or alleviates at least some of the disadvantages of the prior art.
The invention is defined by the appended independent claims. Embodiments are set forth in the appended dependent claims, and in the following description and drawings.
According to a first aspect, there is provided a method for generating a drive signal for driving a light emitting element of a display, the method comprising:
The step of generating a coded signal may comprise: selecting N1 consecutive bits, bi, . . . , bi+N1−1, of the M bits to be the second part of the coded signal, comprising: determining a most significant bit of the M bits having a value of 1, to be a most significant bit, bi+N−1, of the selected N1 consecutive bits, such that the selected N1 consecutive bits are determined to be bi, . . . , bi+N1−1; if said most significant bit, bi+N1−1, is less significant than bN1−1, or if none of the M bits has a value of 1, the selected N1 consecutive bits are determined to be the least significant N1 bits, b0, . . . , bN1−1, of the M bits.
The step of determining N2 bits for uniquely identifying the M−N1+1 data ranges may comprise calculating N2 by performing a ceiling function on log2(M−N1+1).
The step of generating the drive signal may comprise determining the time interval for each bit of said sequence of N1 bits.
The step of determining the time interval may comprise: selecting a pointer bit bx among the M bits, and determining its time interval Tx to be T0; for a more significant bit bx+j of the pointer bit bx, determining its time interval Tx+j to be 2j*T0; and for a less significant bit bx−j of the pointer bit bx, determining its time interval Tx−j to be 2−j*T0; wherein x and j are natural numbers, x+j<=M−1, and x−j>=0.
Said sequence of N1 bits may control the current through the light emitting element or the voltage across the light emitting element, for a fixed time period T.
The fixed time period T may be determined based on the time intervals of the most significant N1 consecutive bits, bM−N1, . . . , bM−1, of the M bits; wherein the fixed time period T is determined by summing the time intervals of the most significant N1 consecutive bits, bM−N1, . . . , bM−1, of the M bits, comprising: for each bit bx+j of the most significant N1 consecutive bits being more significant than the pointer bit bx, adding its timer interval Tx+j, for the pointer bit bx, adding its timer interval T0, and for each bit bx−j of the most significant N1 consecutive bits being less significant than the pointer bit bx, adding one time interval T0.
The fixed time period T may be an integer multiple of T0, i.e. T=(2M−x−1+x−M+N1)*T0; wherein a first 2M−1−x of T0 of the fixed time period T is reserved for the most significant bit, bM−1, for controlling the current through the light emitting element or the voltage across the light emitting element; a next 2M−2−x of T0 of the fixed time period T is reserved for the second most significant bit, bM−2, for controlling the current through the light emitting element or the voltage across the light emitting element; . . . , and a last T0 is reserved for the least significant bit, bM−N1, for controlling the current through the light emitting element or the voltage across the light emitting element.
The step of generating the drive signal based on the coded signal may comprise: each bit of said N1 bits of the coded signal belonging to the most significant N1 consecutive bits, bM−N1, . . . , bM−1, controlling the current through the light emitting element or the voltage across the light emitting element for a period of a number of T0 within the fixed timer period T reserved for this bit, and each bit of said N1 bits of the coded signal not belonging to the most significant N1 consecutive bits, bM−N1, . . . , bM−1, controlling the current through the light emitting element or the voltage across the light emitting element for a period of one T0 within the fixed timer period T reserved for one of the most significant N1 consecutive bits which is not a part of said N1 bits.
The method may comprise providing a reset signal to override the drive signal to force a bit of said sequence of the N1 bits to stop controlling the current or the voltage before an end of its time interval.
The reset signal may override a bit having a time interval shorter than T0.
The method may comprise providing a reset flag to enable or to disable the reset signal for each bit of said sequence of N1 bits.
M may be larger or equal to 16.
N1 may be equal to any of 8, 9, 10, preferably 9.
The light emitting element may be a pixel, or a sub-pixel.
The drive signal may be a Pulse-width Modulation, PWM, signal. A period of the PWM signal may be the fixed time period T.
According to a second aspect, there is provided an apparatus for generating a drive signal for driving a light emitting element of a display, the apparatus comprising:
According to a third aspect, there is provided a driver circuit for driving a light emitting element (146) of a display, the driver circuit comprising:
The loading element (148) may be configured to receive the reset flag and to load the second storage element (147) with the reset flag. The second storage element (147) may be configured to store the reset flag.
The reset flag may comprise one or more bits.
The control element (143) may be a transistor and the first control electrode (1433) may be the gate of the transistor (143). The first storage element (144) may be capacitor. The second storage element (147) may be a capacitor. The transfer element (142) may be a transistor. The reset element (149) may be a reset transistor. The loading element (148) may be a loading transistor.
The first and/or second storage element may be configured to store one bit data.
The loading element (148) may be configured to connect to a data line for receiving the second part of the drive signal generated by the method of any of the first aspect, and/or by the apparatus of the second aspect. The loading element (148) may be configured to connect to the data line for receiving the reset flag.
According to a fourth aspect, there is provided a method for driving a light emitting element (146) of a display by using the driver circuit, the method comprising:
According to a fifth aspect, there is provided a display comprising a plurality of light emitting elements, and a plurality of driver circuits of the third aspect for respectively driving the plurality of light emitting elements.
The display may be a High Dynamic Range, HDR, display. The display may be a thin-film-transistor, TFT, display.
The present invention will now be described more fully hereinafter with reference to the accompanying drawings, in which currently preferred embodiments of the invention are shown.
The x-axis is luminance (i.e. brightness) of a pixel, from 0.001 to 10000 cd/m2. The y-axis is the minimum contrast step having a unit of percentage (%).
The luminance of a pixel is also known as luminous intensity or brightness of a pixel. The SI unit is the candela per square meter (cd/m2), which is also known as nit. In this application, the term “luminance” and “brightness” are interchangeable.
Along the x-axis of
However, studies on the number of used bits and the sensitivity of human eyes show that not all the luminance represented by the 22 bits are visible to human eyes at a time. Rather, only the luminance represented by a limited number of bits are visible, depending on the momentary brightness of the pixel. In other words, not all the available bits, no matter 22 bits or 16 bits, need to be present all the time for driving a light emitting element of an HDR display.
The result of the studies can be simplified to the Barten Ramp of
From
For example, n bits, b0, b1, . . . , bn−1, are used for covering zero to Lmax=2n−1 for representing brightness.
It is common to assign each bit a position number, ranging from zero (“0”) to n−1, where n is the number of bits in the binary representation used.
The least significant bit (LSB) is a bit position in a binary integer giving the unit value, i.e. b0. The LSB is sometimes referred to as the low-order bit or right-most bit. The least significant bits are the bits of the number closest to and including the LSB.
The most significant bit (MSB) is the bit position in a binary number having the greatest value, i.e. bn−1. The MSB is sometimes referred to as the high-order bit or left-most bit. The most significant bits are the bits of the number closest to and including the MSB.
The brightness for each bit of the n bits, b0, b1, . . . , bn−1, is defined as follows:
For example, when bn−1 is set to a value of “1”, the pixel is controlled to show a minimum of 50% of Lmax. According the
Further, if bn−1 is set to a value of “0” and bn−2 is set to a value of “1”, it is sufficient to use 9 bits, bn−10, bn−8, . . . , bn−2, to drive the pixel. In other words, all bits less significant than bn−10 (i.e. b0, . . . , bn−11) are invisible to human eyes, at this moment.
However, since human eyes are not equally sensitive to different colours, e.g., red, green and blue colours, 8 bits or 10 bits may be used to drive a sub-pixel, instead of 9 bits. Two sub-pixels of a same pixel may be driven by a signal of the same or different number of bits.
A light emitting element may comprise one or more light sources for emitting a light to render an image. A light emitting element may be a pixel, as a unit of an image. A light emitting element may be a sub-pixel of a pixel. One or more sub-pixels of a same pixel may emit light of different or a same colour. Each pixel and each sub-pixel may be controlled individually.
In connection with
According to
In the example of
When b15 is set to a value of “1”, a first data range, Range1, comprises 9 consecutive bits, b7, . . . , b15. When b15 is set to a value of “0”, and b14 is set to a value of “1”, a second data range, Range2, comprises 9 consecutive bits, b6, . . . , b14. When each bit of b15 to by is set to a value of “0”, and b5 is set to a value of “1”, an eighth data range, Range8, comprises 9 consecutive bits, b0, . . . , b8.
Further, when each bit of b15 to b8 is set to a value of “0”, no matter what values the rest of bits are, the data range would be the eighth data range, Range8, comprising 9 consecutive bits, b0, . . . , b8.
That is, the input data of 16 bits can be divided into 8 different data ranges, Range1 to Range8, each comprising 9 consecutive bits of the 16 bits of the input data. The brightness for each bit of the 9 consecutive bits of each data range is defined in
Each row in
In the first row in
In the second row in
In the last row in
In connection with
As discussed above, it is possible to select the data range of N1 bits from the M bits input data in order to form a coded signal. However, just determining the 9 bits of the selected data range is not enough, since there are a plurality of data ranges. Thus, it is also necessary to identify each of the data ranges.
In the example of
A number of N2 bits for uniquely identifying the M−N1+1 data ranges may be calculated by performing a ceiling function on log2 (M−N1+1). For example, if the input data has 22 bits (M=22), and each data range has 9 bits (N1=9), there would be 14 (22−9+1) different data ranges. N2 can be determined by performing a ceiling function on log214, i.e. N2 is determined to be 4. That is, 4 bits (24=16) are sufficient for uniquely identifying the 14 data ranges.
For each data range of 9 bits of the coded signal in
For example, if the 3s bits are “100”, based on row five of
Although some information of the input data is missing, the possibility to restore/decode the input data based on the coded signal can improve the method by providing flexibilities and opportunities for different usages.
In connection with
From the coded signal, the N1 bits are determined. Thus, the drive signal comprising a sequence of said N1 bits can be generated based on the coded signal. A current through the light emitting element or a voltage across the light emitting element may be controlled by each bit of said sequence of N1 bits during a time interval, one bit at a time.
For example, the input data comprises 16 bits, b0, b1, . . . , b15 (M=16), and the number of bits can be reduced to 9 bits (N1=9). The drive signal comprises a sequence of 9 bits, each bit of said sequence of 9 bits controlling a current through the light emitting element or a voltage across the light emitting element during a time interval, one bit at a time.
The time interval for each bit of said sequence of N1 bits of the drive signal may be determined.
The step of determining the time interval may comprise selecting a pointer bit bx among the M bits and determining its time interval Tx to be T0. For a more significant bit bx+j of the pointer bit bx, its time interval Tx+j may be determined to be 2i*T0. For a less significant bit bx−j of the pointer bit bx, its time interval Tx−j may be determined to be 2−j*T0. Here, x and j are natural numbers, x+j<=M−1, and x−j>=0.
The pointer bit bx is selected to be b11 in this example. Then, its time interval T11 is determined to be T0. For a more significant bit b11+j of the pointer bit b11, its time interval T11+j is determined to be 2j*T0. Thus, the time interval T12 of the bit b12 is determined to be 21*T0, the time interval T13 of the bit b13 is determined to be 22*T0, . . . , and the time interval T15 of the MSB b15 is determined to be 24*T0.
For a less significant bit b11−j of the bit b11, its time interval T11−j may be determined to be 2−j*T0. Thus, the time interval T10 of the bit b10 is determined to be 2−1*T0, the time interval T9 of the bit be is determined to be 2−2*T0, and the time interval T7 of the bit b7 is determined to be 2−4*T0.
Consequently, for the 9 bits of the example of
The time period T0 may be determined to be a minimum time unit for driving the light emitting element. For example, the time period T0 may be determined to correspond to a clock signal of a system for driving the light emitting element. Thus, for each less significant bit, b7, . . . , b10, in this example, at least one time period of T0 is needed instead of a portion of T0, e.g., for programming a value of a next bit of the drive signal.
Thus, a time period T for the drive signal comprising a sequence of 9 bits to control the current through the light emitting element or the voltage across the light emitting element can be calculated by summing the time intervals of the most significant 9 consecutive bits, b7, . . . , b15, of the 16 bits.
For each bit b11+j being more significant than the pointer bit b11, its timer interval T11+j may be added; for the pointer bit b11, its timer interval T0 may be added, and for each bit b11−j being less significant than the pointer bit b11, one time interval T0 may be added.
For example, there is a sequence of 8 bits, b0, b1, . . . , b7, and the bit b2 is selected to be the pointer bit. The time period T for this sequence can be calculated as:
The time period T consists 65*T0. Each T0 is reserved for one bit of a value of “0” or “1”. However, for the bits b0 and b1, although one T0 is reserved for each of them, they can only control the current or the voltage for a portion of T0, i.e., 25% and 50% of T0, respectively.
If the LSB b0 is selected to be the pointer bit. The time period T for this sequence can be calculated as:
By selecting different pointer bits, a different time period T (different number of T0) may be achieved. The less significant the point bit, the longer the time period T (the larger number of T0). The more significant the point bit, the shorter the time period T (the smaller number of T0).
Thus, if the input data comprise M bits, the drive signal comprises a sequence of N1 bits, the pointer bit is bx, the time period T can be calculated by
In the example of
The time period T of 35*T0 may be determined to be a fixed time period T for said sequence of 9 bits of the drive signal for controlling the current through the light emitting element or the voltage across the light emitting element.
The drive signal may be a Pulse-width Modulation (PWM) signal. A period of the PWM signal may be the fixed time period T.
As shown in
Thus, the time intervals of each bit of the sequence of 9 bits of the drive signal can be determined for controlling the current through the light emitting element or the voltage across the light emitting element.
However, for each bit less significant than the pointer bit b11 (b7, . . . , b10) in this example, since one T0 is reserved for this bit for controlling the current through the light emitting element or the voltage across the light emitting element, it is necessary to stop this bit from controlling the current or the voltage before an end of its time interval T0, such that this bit can actively control for a duration shorter than one T0, such as 50%, 25%, 12.5% or 6.25% of T0.
The method may comprise providing a reset signal to override the drive signal to force a bit of said sequence of the N1 bits to stop controlling the current or the voltage before an end of its time interval.
The reset signal may be used to override the drive signal to force each bit less significant than the pointer bit to stop controlling the current or the voltage before an end of its time interval, such that this bit can actively control for a duration shorter than one T0, such as 50%, 25%, 12.5% or 6.25% of T0.
The reset signal may override a bit having a time interval shorter than T0.
The higher the number of T0 of the fixed time period T, the shorter the time to program a bit of the drive signal for a next time period of T0.
Thus, the trade-offs may include:
In
Since the bit be does not belong to the most significant 9 consecutive bits of
In
The bits b5 and b6 can respectively use one T0 of the period of 24*T0 (16+8) reserved for the bits b15 and b14 for controlling the current or the voltage. In
For example, the lowest part of
Each of the bits b0, . . . , b6 may use one T0 of the period of 33*T0 (16+8+4+2+1+1+1) reserved for the bits b9, . . . , b15 for controlling the current through the light emitting element or the voltage across the light emitting element.
From the examples of
However, the reset signal used for overriding certain bits cannot be provided at a fixed time withing the fixed time period T. In other words, depending on the selected N1 bits, or the selected data range of the N1 bits, the reset signal needs to be provided at varied times within the fixed time period T, as the bits to be override may present at different times within the fixed time period T. In other words, the reset signal may vary based on the input data and the coded signal. Thus, one solution is to provide an individual reset signal per light emitting element, e.g., per pixel or per sub-pixel.
In connection with
Providing an individual reset signal per light emitting element would make the driver system more complicated as a display panel comprises a large number of light emitting elements. Thus, one way to simplify the implementation of the reset signal is to achieve an individual reset signal per light emitting element by using a global reset signal (RST_B) together with a reset flag per light emitting element to enable or to disable the global reset signal for each bit of said sequence of N1 bits of the drive signal.
The global reset signal may occur at fixed locations in a data stream. However, since not every light emitting element needs to be reset, the reset flag per light emitting element may enable or disable the incoming global reset signal, for each bit of said sequence of N1 bits of the drive signal.
Prior to receiving each bit of the sequence of b0, . . . , b6, the reset flag “FlagLatch” is provided indicating whether to enable or disable the global reset signal for this bit. For example, the reset flag for bits b6 and b5 are “En_Flags6” and “En-Flags5”, respectively, such that the global reset signal would be enabled for the bits b6 and b5. The reset flag for bits b0, . . . , b4 are “Res_Flags”, such that the global reset signal would be disabled for each of the bits b0, . . . , b4.
By limiting the fixed time period T to a reduced number of T0, e.g., comparing to using 16 bits, a subframe may be allowed to repeat multiple times during a frame time.
A frame may refer to one image of e.g. a series of images that makes an animated video. A frame time may refer to a time interval during which a frame is displayed. A typical value of a frame time is 1/60 of a second(s).
For example, if the number of subframes can be represented by 2x, e.g., 2, 4, 8, 16, . . . , some bits controlling the current through the light emitting element or the voltage across the light emitting element during a time interval shorter than T0 may be extended to one T0 for a limited number of subframes. This may provide a more tolerant pulse width for these bits having shorter time intervals.
For example, in
Thus, the invention allows a higher refresh rate as a reduced number of bits are needed to drive the light emitting element. Further, since the light emitting element may be driven in multiple subframes, the temporal dithering may be alleviated.
The invention allows replacing a traditional HDR driving solution, e.g., a 22-bit HDR driving solution, by a dynamic range of a reduced number of bits. This method can dramatically lower requirements for data bandwidth, data processing capability and data storage capability needed for driving a HDR display. Further, the driver circuit can be achieved by simple electronic components, such as transistors and capacitors, without using any complicated processors. Such simple electronic components can be manufactured by thin-film technology, which is suitable for manufacturing μLED displays.
An apparatus may generate the drive signal for driving a light emitting element of a display. The apparatus comprises a processing circuit for performing the described method for generating a drive signal for driving a light emitting element of a display.
The processing circuit may include a processor, such as a central processing unit (CPU), microcontroller, or microprocessor.
The apparatus may comprise a memory. The processing circuit may be configured to execute program codes stored in the memory, in order to carry out functions and operations of the apparatus.
The memory may be one or more of a buffer, a flash memory, a hard drive, a removable medium, a volatile memory, a non-volatile memory, a random access memory (RAM), or another suitable device. In a typical arrangement, the memory may include a non-volatile memory for long term data storage and a volatile memory that functions as system memory for the apparatus. The memory may exchange data with the processing circuit over a data bus. Accompanying control lines and an address bus between the memory and the processing circuit also may be present.
Functions and operations of the apparatus may be embodied in the form of executable logic routines (e.g., lines of code, software programs, etc.) that are stored on a non-transitory computer readable medium (e.g., the memory) of the apparatus and are executed by the processing circuit. Furthermore, the functions and operations of the apparatus may be a stand-alone software application or form a part of a software application that carries out additional tasks related to the apparatus. The described functions and operations may be considered a method that the corresponding device is configured to carry out. Also, while the described functions and operations may be implemented in software, such functionality may as well be carried out via dedicated hardware or firmware, or some combination of hardware, firmware and/or software.
The apparatus may comprise a user interface. The user interface may be configured to output data and information, e.g., the coded signal or the drive signal, etc. The user interface may be configured to receive data and information, such as the input data comprising M bits, b0, b1, . . . , bM−1, for driving the light emitting element, from one or several input devices. The input device may be a computer mouse, a keyboard, a track ball, a touch screen, or any other input device. The user interface may send the received data and information to the processing circuit for further processing.
The apparatus may be attached to a display panel.
In connection with
The light emitting element 146 may be an OLED or LED pixel or sub-pixel. The light emitting element 146 may be connected between the control element 143 and a voltage supply VDD.
The control element 143 may be a transistor 143 and its first control electrode 1433 may be the gate of the transistor 143. The transistor 143 may be a pMOS transistor, e.g. a thin film pMOS transistor. The control element 143 may be connected to the light emitting element 146. The control element 143 may be operatively connected with a light source of the light emitting element 146.
The control element 143 may be operatively connected with a current source 145. Alternatively, the control element 143 may be operatively connected with a supply voltage VDD (not shown). The control element 143 controls a current through the light emitting element 146 or a voltage across the light emitting element 146.
The first storage element 144 can be a capacitor CSH or a capacitive circuit such as a sample and hold device having a sample and hold capacitor or an unclocked flip-flop, for storing a part of the drive signal.
The first storage element 144 may be connected between the first control electrode 1433 and the supply voltage VDD.
The second storage element 147 may be a capacitor C2 or a capacitive circuit such as a sample and hold device or an unclocked flip-flop, for storing a part of the drive signal. The second storage element 147 may be connected between the voltage supply VDD and an electrode of a transfer element 142.
The transfer element 142 may be a transistor, for loading the first storage element 144 with the content stored in the second storage elements 147.
The loading element 148 may be a transistor. The loading element 148 may be connected to a data line for receiving a part of a drive signal. The loading element 148 may be configured to load the second storage element 147 with the received part of the drive signal, while the current through the light emitting element or the voltage across the light emitting element is controlled by the content stored in the first storage element 144.
The reset element 149 may be a reset transistor. The reset element 149 may be connected between the voltage supply VDD and the first control electrode 1433. The reset element 149 is controlled by a reset signal (RST_B) and a reset flag. The reset element 149 may be configured to shunt the first storage element 144 or the light emitting element 146 based on the reset signal (RST_B) and the reset flag.
The reset signal (RST_B) may be a global reset signal provided for more than one light emitting element. For example, the reset signal (RST_B) may be globally distributed for resetting each one of the light emitting elements of the display.
The reset flag may be provided for each light emitting element for enabling or disabling the reset signal (RST_B) for each bit of the drive signal. The loading element 148 may be configured to connect to the data line for receiving the reset flag.
Once the reset flag is completely stored in the second storage element 147, a signal EN_R may be activated for loading the reset flag from the second storage element 147 into an element X. The element X may perform a logical function, e.g., a AND function, of the reset flag and the reset signal (RST_B), and generate a result of the logical function. The result may be used to enable or disable the reset element 149.
Thus, by providing a global reset signal (RST_B) and by programming the reset flag, an individual reset for each light emitting element can be achieved. Since the reset flag may be provided individually per pixel, an individual control of reset depending on the data content of the drive signal may be achieved.
The current source 145 may be connected between the voltage source VDD and the control element 143.
The first and/or second storage element 146 may be configured to store one or more bits of the drive signal.
The driver circuit may drive the light emitting element 146 with a PWM signal.
The method for driving the light emitting element 146 of a display may comprise:
Thus, the drive circuit for driving the light emitting element of a display may be manufactured by thin-film technology. Advantageously, such drive circuits may be used for driving a pixel or sub-pixel of a μLED display being manufactured by thin-film technology.
The display comprises a plurality of light emitting elements, and a plurality of such driver circuits for respectively driving the plurality of light emitting elements. The light emitting element may be a thin-film-transistor (TFT) pixel.
The display may be a HDR display. The display may be a thin-film-transistor (TFT) display. The display may be a μLED display. The μLED display may have a PWM backplane. Each light emitting element of the display may be driven by a PWM signal.
Number | Date | Country | Kind |
---|---|---|---|
2150669-6 | May 2021 | SE | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/EP2022/063955 | 5/24/2022 | WO |