Claims
- 1. An apparatus for receiving a digitally encoded signal transmitted wirelessly in a plurality of non-contiguous time slots by a first unit, said apparatus comprising:
- antenna means for receiving said digitally encoded signal;
- converting means, coupled to said antenna means, for converting the received digitally encoded signal, to a lower frequency;
- sampling means for receiving the converted received digitally encoded signal at said lower frequency and for generating a plurality of discrete binary symbols during one of said plurality of non-contiguous time slots;
- determining means for receiving each one of said plurality of discrete binary symbols (n) and for determining a phase error signal thereof and for generating a frequency error signal for the discrete binary symbol (n+1), subsequent to said one discrete binary symbol (n), in accordance with
- .DELTA.f(n+1)=.DELTA.f(n)+g.sub.1 (.crclbar.(n)-.crclbar.(n))
- where g.sub.1 is a constant, (.crclbar.(n)-.crclbar.(n)) is said phase error signal for the nth symbol, .DELTA.f(n) is the frequency error signal for the nth symbol, and .DELTA.f(n+1) is the frequency error signal for the n+1 symbol; and
- means for controlling said converting means in response to said frequency error signal after said one of said plurality of non-contiguous time slots but prior to the commencement of a non-contiguous time slot, subsequent thereto.
- 2. The apparatus of claim 1 wherein said digitally encoded signal in each of said non-contiguous time slots comprises synchronization signal followed by data signal.
- 3. The apparatus of claim 2 wherein said g.sub.1 =2.sup.-11 during a sync acquisition mode, and g.sub.1 =2.sup.-13 during a steady state mode.
- 4. The apparatus of claim 1 further comprising digital to analog converting means for receiving said frequency error signal and for converting it into an analog signal, supplied to said controlling means.
- 5. The apparatus of claim 1 wherein said determining means comprises:
- first means for processing said plurality of discrete binary symbols;
- second means for processing said plurality of discrete binary symbols by equalization; and
- means for activating either said first or said second processing means.
- 6. The apparatus of claim 5 wherein said first processing means comprises:
- fine pass filter means for receiving said plurality of discrete binary symbols and for filtering each symbol; and
- differential detector means for receiving each filtered symbol and for generating an output symbol.
- 7. The apparatus of claim 6 wherein said second processing means comprises:
- equalizer means for correcting interference between each of said plurality of discrete binary symbols, and for generating an output symbol one at a time.
- 8. The apparatus of claim 7 wherein said determining means further comprises:
- phase slicer means for receiving said output symbol (n) and for generating a first phase signal .crclbar.(n);
- arc tangent means for receiving said output symbol (n) and for generating a second phase signal .crclbar.(n); and
- means for receiving the first phase signal .crclbar.(n) and the second phase signal .crclbar.(n) and for generating the phase error signal.
- 9. A method of operating a first unit for adjusting the carrier frequency received by said first unit in a wireless digital communication system operating between said first unit and a second unit wherein said second unit transmits a digitally encoded signal in a plurality of non-contiguous time slots to said first unit, said method comprising:
- receiving said digitally encoded signal by said first unit;
- converting the received digitally encoded signal to a lower frequency;
- sampling said lower frequency received digitally encoded signal, during one of said plurality of non-contiguous time slots, to produce a plurality of discrete binary symbols;
- storing said plurality of discrete binary symbols;
- determining a phase error signal associated with one symbol (n) from said plurality of discrete binary symbols;
- generating a frequency error signal for the symbol (n+1), subsequent to said one symbol (n), in accordance with
- .DELTA.f(n+1)=.DELTA.f(n)+g.sub.1 (.crclbar.(n)-.crclbar.(n))
- where g.sub.1 is a constant, (.crclbar.(n)-.crclbar.(n)) is said phase error signal for the nth symbol, .DELTA.f(n) is the frequency error signal for the nth symbol, and .DELTA.f(n+1) is the frequency error signal for the n+1 symbol; and
- adjusting said lower frequency in response to said frequency error signal after said one of said plurality of non-contiguous time slots but prior to a non-contiguous time slot subsequent thereto.
- 10. The method of claim 9 wherein said digitally encoded signal in each of said non-contiguous time slots comprises synchronization signal followed by data signal.
- 11. The method of claim 10 wherein said g.sub.1 =2.sup.-11 during a sync acquisition mode, and g.sub.1 =2.sup.-13 during a steady state mode.
- 12. The method of claim 9 further comprising:
- converting the frequency error signal into an analog frequency error signal; and
- adjusting said lower frequency in response to said analog frequency error signal.
- 13. The method of claim 9 wherein the determining step comprises:
- processing said plurality of discrete binary symbols in accordance with either of the following processes:
- I. receiving a symbol (n) and filtering said symbol (n) to generate a filtered symbol (n), said symbol (n) being one of said plurality of discrete binary symbols;
- differentially detecting said filtered symbol;
- determining a first phase .crclbar.(n) of said filtered symbol (n) by a phase slicer;
- determining a second phase .crclbar.(n) of said filtered symbol (n) by an arc tangent processor; and
- determining the phase error signal; or
- II. correcting the interference between each of said discrete binary symbols for all symbols stored;
- outputting each corrected symbol, one at a time;
- determining a first phase .crclbar.(n) of a symbol (n), said symbol (n) being one of said plurality of discrete binary symbols by a phase slicer;
- determining a second phase .crclbar.(n) of said symbol (n) by an arc tangent processor; and
- determining the phase error signal.
Parent Case Info
This is a continuation of application Ser. No. 08/108,113 filed on Aug. 17, 1993, now abandoned.
US Referenced Citations (16)
Foreign Referenced Citations (1)
Number |
Date |
Country |
WO94197704 |
Jan 1994 |
WOX |
Non-Patent Literature Citations (3)
Entry |
A. Higashi et al., NTT Radio Communication Systems Lab., "BER Performance of Mobile Equalizer Using RLS Algorithm in Selective Fading Environment". |
S. Sampei, "Development of Japanese Adaptive Equalizing Technology Toward High Bit Rate Data Transmission in Land Mobile Communications", IEICE Transactions, vol. E 74, No. 6, Jun. 1991. |
Y. Liu, "Bi-Directinal Equalization Technique for TDMA Communication Systems over Land Mobile Radio Channels," pp. 1458-1462, Globecom '91. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
108113 |
Aug 1993 |
|