Claims
- 1. A system comprising:
a clock unit to produce a plurality of clock signals and to transmit one of the plurality of clock signals, the plurality of clock signals including a first clock signal at a first frequency and a second clock signal at a second frequency, the computer operating in a first power state using the first clock signal and operating in a second power state using the second clock signal; and a processing unit comprising:
a central processing unit, and a first phase lock loop to receive the clock signal from the clock unit and to transmit the clock signal to one or more devices, the one or more devices including the central processing unit.
- 2. The system of claim 1, wherein to transition between the first power state and the second power state the phase lock loop ceases transmitting the clock signal to the central processing unit for a period of time.
- 3. The system of claim 1, wherein the processing unit further comprises a graphics control unit and a memory control unit, the phase lock loop to transmit the clock signal to the graphics control unit and the memory control unit.
- 4. The system of claim 1, further comprising an interface control unit, wherein the interface control unit does not transition between power states.
- 5. The system of claim 4, wherein the processing unit includes an input-output interface to communicate between the processing unit and the interface control unit and wherein the input-output interface comprises a second phase lock loop to transmit clock signals to the input-output interface.
- 6. The system of claim 5, wherein the second phase lock loop is to continue transmitting clock signals during a time period when the first phase lock loop ceases to transmit clock signals.
- 7. The system of claim 6, wherein the interface control unit controls data transitions between the processing unit and one or more other devices.
- 8. The system of claim 7, wherein the one or more other devices include one or more of a main memory, a system bus, or an input device.
- 9. The system of claim 1, wherein the central processing unit operates at a first operating voltage in the first power state and operates at a second operating voltage in the second power state.
- 10. A method comprising:
operating a computer in a first power state, the first power state including a first clock frequency and a first operating voltage; and transitioning the computer to a second power state, the second power state including a second clock frequency and a second operating voltage, the second clock frequency being slower than the first clock frequency and the second operating voltage being smaller than the first operating voltage.
- 11. The method of claim 10, wherein the first power state includes full computer functions.
- 12. The method of claim 11, wherein the second power state includes reduced computer functions.
- 13. The method of claim 12, wherein the computer consumes less power in second power state than in the first power state.
- 14. The method of claim 10, further comprising transitioning the computer back to the first power state.
- 15. The method of claim 14, further comprising transitioning the computer between the first power state and the second power state based at least in part on an application being run by the computer.
- 16. A method comprising:
operating a computer in a plurality of power states, the computer including a processor, the plurality of power states comprising:
a first power state comprising full computer functions, a second power state comprising reduced computer functions, a third power state comprising partial shutdown of the processor, and a fourth power state comprising shutdown of the processor.
- 17. The method of claim 16, wherein the second power state consumes less power than the first power state.
- 18. The method of claim 17, wherein the second power state includes non-execution of state instructions.
- 19. The method of claim 16, wherein the third power state consumes less power than the second power state.
- 20. The method of claim 19, wherein the third power state comprises shutdown of the main portion of the processor and continued operation of a snoop portion of the processor.
- 21. The method of claim 16, wherein the fourth power state is a deep sleep state.
- 22. The method of claim 23, further comprising operating the computer in the fourth power state prior to changing an operating frequency for the computer.
- 23. The method of claim 16, further comprising transitioning directing between the first power state, the second power state, and the third power state.
- 24. The method of claim 23, further comprising transitioning directly between the third power state and the fourth power state.
- 25. The method of claim 23, further comprising transitioning directly from the first power state to the fourth power state.
- 26. The method of claim 16, further comprising transitioning the computer between the plurality of power states based on an application run by the computer.
- 27. The method of claim 26, further comprising transitioning the computer to a lower power state if the application requires less processing power than is provided in the current power state or transitioning the computer to a higher power state if the application requires more processing power than is provided in the current power state.
- 28. A method for transitioning a computer between power states comprising:
operating a phase lock loop at a first clock frequency; suspending operation of the phase lock loop; suspending operation of a central processing unit; suspending operation of a graphics unit; resuming operation of the phase lock loop at a second clock frequency; and resuming operation of the central processing unit.
- 29. The method of claim 28, wherein the first clock frequency is higher than the second clock frequency and wherein the computer consumes less power at the first clock frequency than at the second clock frequency.
- 30. The method of claim 29, further comprising operating the central processing unit at a first voltage during a period when the phase lock loop is operating at the first clock frequency and operating the central processing unit at a second operating voltage clock frequency during a period when the phase lock loop is operating at the second clock frequency, the first voltage being greater than the second voltage.
- 31. The method of claim 30, wherein the central processing unit has full functionality at the first clock frequency and has reduced functionality at the second clock frequency.
RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 09/534,187, filed Mar. 24, 2000.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09534187 |
Mar 2000 |
US |
| Child |
10194617 |
Jul 2002 |
US |