"Addressing the Systems-in-Silicon Verification Challenge," The Siliconization Opportunity, Cadence Design Systems (publication date unknown). |
"NC--Verilog Simulator," Cadence Design Systems (publication date unknown). |
"SpeedSim, Inc.: SpeedSim/3 Product Background," SpeedSim, Inc., 234 Littleton Road, Suite 2E, Westford, MA 01886 (publication date unknown). |
"Voyager CS Mixed-Level VHDL System Verification Environment," IKOS Systems, Inc., 19050 Pruneridge Avenue, Cupertino, CA 95014 (last modified Aug. 29, 1995). |
"The SpeedSim/3 Software Simulator: Reducing the Time and Cost of Design Verification," SpeedSim, Inc., 234 Littleton Road, Suite 2E, Westford, MA 01886 (publication date unknown). |
"VSC--A Verilog Compiler," Chronologic Simulation, johna@chronologic.com (publication date unknown). |
Russel B. Segal, BDSYN: Logic Description Translator BDSIM: Switch-Level Simulator, May 21, 1987, Memorandum No. UCB/ERL M87/33. |
D.E. Thomas, The System Architect's Workbench, 1988, 23.2. |
Giovanni de Micheli, High-Level Synthesis of Digital Circuits, 1990, 6-7. |
R. Camposano, From Behavior to Structure: High-Level Synthesis, 1990, 8-19. |
J. Bhasker, An Optimizer for Hardware Synthesis, 1990, 20-36. |
Giovanni de Micheli et al., The Olypmus Synthesis System, 1990, 37-53. |
Srimat Chakradhar et al., Neural Net and Boolean Satisfiability Models of Logic Circuits, 1990, 54-57. |
Mittra, "A Virtual Memory Management Scheme for Simulation Environment," Proceedings of the 1995 IEEE International Verilog HDL Conference, pp. 114-118, Mar. 1995. |