Claims
- 1. A method for designing a semiconductor circuit arrangement, comprising:
providing a deconfigurable and extendible reference-chip development platform that is programmable, and that includes a programmable circuit and a plurality of functional block macros; using a collection of functional block macros at least one of which is obtained from the deconfigurable and extendible reference-chip development platform; and extending the deconfigurable and extendible reference-chip development platform, including communicatively coupling at least one external device with the reference-chip development platform, and therein providing an extended deconfigurable and extendible reference-chip development platform that enables co-development and co-validation of hardware and software.
- 2. A method according to claim 1, further including synthesizing a subset of the collection of functional block macros to the programmable circuit.
- 3. A method according to claim 1, further including validating a hardware representation of a synthesized subset of functional block macros in the programmable circuit within the extended deconfigurable and extendible reference-chip development platform.
- 4. A method, according to claim 1, further including modifying the subset of the functional block macros and synthesizing the subset of the functional block macros, as modified, to the programmable circuit.
- 5. A method, according to claim 4, wherein the programmable circuit is hardware reconfigurable and wherein synthesizing the subset of the functional block macros to the programmable circuit includes reconfiguring the programmable circuit.
- 6. A method, according to claim 3, wherein said validating includes using at least one external device communicatively coupled with the reference-chip development platform.
- 7. A method, according to claim 1, wherein the programmable circuit includes at least one of: a FPGA device; a FPGA plug-in board; an expansion board; and an external circuit communicatively coupling via the extended deconfigurable and extendible reference-chip development platform.
- 8. A method, according to claim 2, wherein at least one of the functional block macros in the subset is reused from the collection of functional block macros.
- 9. A method, according to claim 8, wherein said at least one reused functional block macro is reused from HDL code into the programmable circuit.
- 10. A method, according to claim 2, wherein at least one of the functional block macros in the subset is used from a functional block macro obtained from the deconfigurable and extendible reference-chip development platform and reused by retargeting to an ASIC that is developed from the hardware representation.
- 11. A method, according to claim 10, further including modifying the subset of the functional block macros and synthesizing the subset of the functional block macros, as modified, to the programmable circuit.
- 12. A method, according to claim 2, wherein at least one of the functional block macros in the subset is reused from the collection of functional block macros, and further including modifying the subset of the functional block macros and synthesizing the subset of the functional block macros, as modified, to the programmable circuit.
- 13. A system for designing a semiconductor circuit arrangement, comprising:
deconfigurable and extendible means, including a programmable circuit and a plurality of functional block macros, for developing a reference-chip; means for using a collection of functional block macros at least one of which is obtained from the deconfigurable and extendible means; and means for extending the deconfigurable and extendible means, including means for communicatively coupling at least one external device with the deconfigurable and extendible means, and therein providing an extended deconfigurable and extendible means that enables co-development and co-validation of hardware and software.
- 14. A system, according to claim 13, further including means for synthesizing a subset of the collection of functional block macros to the programmable circuit; and
- 15. A system, according to claim 13, further including means for validating a hardware representation of the synthesized subset of functional block macros in the programmable circuit within the extended deconfigurable and extendible means.
- 16. A system, according to claim 15, wherein the means for synthesizing a subset of the collection of functional block macros to the programmable circuit and at least one of the deconfigurable and extendible means and the extended deconfigurable and extendible means, are adapted to modify the subset of the functional block macros and to synthesize the subset of the functional block macros, as modified, to the programmable circuit.
- 17. A system, according to claim 14, wherein the programmable circuit is hardware reconfigurable and wherein means for synthesizing the subset of the functional block macros to the programmable circuit is adapted to reconfigure the programmable circuit.
- 18. A system, according to claim 13, wherein the programmable circuit includes at least one of: an FPGA device; an FPGA plug-in board; an expansion board; and an external circuit communicatively coupling via the extended deconfigurable and extendible means.
- 19. A system, according to claim 13, wherein at least one of the functional block macros in the subset is reused from the collection of functional block macros.
- 20. A system, according to claim 19, wherein said at least one reused functional block macro is reused from HDL code into the programmable circuit.
RELATED PATENT DOCUMENTS
[0001] This is a continuation of U.S. patent application Ser. No. 09/215,942, filed on Dec. 18, 1998, and bearing the same title; priority to which is claimed under 35 U.S.C. §120.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09215942 |
Dec 1998 |
US |
Child |
10016731 |
Dec 2001 |
US |