The present invention relates to a method and a circuit arrangement for protecting a connection terminal, e.g. an input pad or bus pin of a semiconductor device, against electrostatic discharge (ESD).
As very large scale integration (VLSI) circuit geometries continued to shrink, the decrease in the corresponding gate oxide thicknesses, relative to the breakdown voltage, resulted in a greater susceptibility of the device to damage caused by the application of excessive voltages, for example, by an electrostatic discharge (ESD) event. In particular, during an ESD event, charge is transferred between one or more pins of the integrated circuit and another conducting object in a time period that is typically less than one microsecond. As indicated above, this charge transfer can generate voltages that are large enough to break down insulating films, e.g. gate oxides, on the device or can dissipate sufficient energy to cause electro-thermal failures in the device. Such failures include contact spiking, silicon melting, or metal interconnect melting.
Controller Area Network (CAN) is a serial bus system especially suited to interconnect smart devices to build smart systems or subsystems. CAN is based on the so-called broadcast communication mechanism achieved by using a message oriented transmission protocol. Thereby, data needed as information by several stations can be transmitted via the network in such a way that it is unnecessary for each station to know who is the producer of the data Thus, networks that one easy to service and to upgrade become possible, as data transmission is not based on the availability of specific types of stations. A CAN transceiver connects bus wires to an electronic control unit. In particular, a CAN transmitter consists of two drivers CANH and CANL which drive a differential signal on the bus. The polarity of the CANL signal is inverted with respect to the CANH signal, so the electromagnetic emission of the two wires cancel each other.
CAN is a communication network which may be used in cars. A special requirement for bus drivers is that the voltage on the bus pins can have very high positive values during a short circuit to the car battery and very high negative voltages when the ground connection to the module that contains the transceiver is interrupted. It is not allowed that any current flows to or from the bus connection pins CANH and CANL during such a fault in order to prevent disturbance of the communication between the other nodes. Also, no DC (direct current) shift should occur during applying of large high frequency (HF) signals on the bus pins. In a CAN transceiver, other pins to which high voltages are applied may be provided. Thus, ESD protection is of vital importance in CAN systems.
According to
The ESD protection Diodes Z13, Z14 and Z11, Z12 are connected in anti series. This is necessary to allow also negative voltages on the bus pins CANH and CANL. To achieve higher clamping voltages, for example needed for cars with 42 Volt battery systems, more ESD devices are usually connected in series to achieve the desired clamping voltage. Thus, each of the protection devices Z11 to Z14 might consist of one or more low voltage devices connected in series. Hence, a large chip area is required for ESD protection of each input terminal or bus pin.
Document U.S. Pat. No. 6,144,542 discloses a whole-chip ESD protection scheme with ESD busses for protection of integrated circuits with a large number of separated power lines. Bi-directional ESD-connection cells are connected between the separated power lines and the ESD busses but not between the separated power lines. Therefore, ESD current can be conducted away from the internal circuits by the ESD busses and quickly grounded through the bi-directional ESD protection devices. In this protection arrangement, one bi-directional protection device is required for each pin to the ESD bus and another one is required between the ESD bus and ground. This high number of bi-directional ESD protection circuits again leads to the problem of a large total chip area, which may be undesirable for certain applications, such as Controller Area Network (CAN) applications.
It is therefore an object of the present invention to provide an ESD protection structure which requires less chip area than the above conventional solutions.
This object is achieved by a method and a circuit arrangement as claimed in claims 1 and 10, respectively.
Accordingly, respective common nodes are provided for protection against ESD of each polarity. Any connection terminal or bus pin can thus be protected simply by providing a diode connection to the respective common node. The diode connection prevents current flow from one terminal to another. Due to the fact that a diode is much smaller in chip area than an ESD protection diode or device, the total chip area can be reduced significantly, especially when a plurality of terminals or bus pins have to be protected.
The first and second common nodes may be protected by respective first and second ESD protection means, or alternatively by a common ESD protection means. In the latter case, routing diodes may be provided for routing respective ESD charges of the first and second diode means through the common ESD protection means. In general, the ESD protection means may comprise a Zener diode.
Other connection terminals may be connected via respective third and fourth diode means to said first and second common nodes. Thus, each new connection terminal requires only two further diodes to achieve ESD protection. If the other connection terminal is connected to a respective internal connection of the first and second ESD protection means, the other connection terminal can be protected to a lower voltage. This may be achieved by providing first and second ESD protection means comprising a series connection of Zener diodes, wherein the internal connection is arranged between two of the Zener diodes of the series connection.
The first and second diode means and the ESD protection means may be monolithically integrated on the semiconductor device.
In the following, the present invention will be described in greater detail on the basis of preferred embodiments with reference to the accompanying drawings, in which:
The preferred embodiments will now be described on the basis of an integrated semiconductor circuit arrangement of a CAN transceiver.
According to
Thus, the first Zener diode Z1 is the common ESD protection device for positive ESD pulses or voltages, and the second Zener diode Z2 is a common ESD protection device for negative ESD pulses or voltages. At positive ESD pulses on the bus pins CANH or CANL, the first diodes D5 or D6, respectively, are forward biased and the ESD voltage is limited to the clamping voltage of the first Zener diode Z1. At negative ESD pulses on the bus pins CANH or CANL, the second diodes D7 or D8, respectively, are forward biased and thus conducting, and the second Zener diode Z2 limits or clamps the negative voltages to the clamping voltage of the second Zener diode Z2.
Hence, only two ESD protection diodes are required for protecting the bus pins CANH and CANL.
In the present second preferred embodiment, the ESD protection devices are shown as a series connection of respective Zener diodes Z1, Z3 and Z2, Z4. Thereby, higher protection or clamping voltages can be obtained based on a suitable selection of the respective clamping voltages.
Also in the present fourth preferred embodiment, additional terminals or pins to be protected can be connected via respective additional diodes to the first and second common nodes N1 and N2.
As can be gathered from
It is noted that the present invention is not restricted to the above preferred embodiments relating to CAN transceivers, but can be applied to any ESD protection circuit arrangement, where input terminals have to be protected. Moreover, any suitable combination of the above preferred embodiments is intended to be covered by the present invention. The preferred embodiments may thus vary within the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
02079887.2 | Nov 2002 | EP | regional |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB03/05139 | 11/12/2003 | WO | 5/24/2005 |