Claims
- 1-19 (canceled)
- 20. A method for setting the voltage level for the electrical transmission of data between a sending component and a receiving component, comprising:
increasing the voltage level at an output of the sending component; transmitting at least one signal from the sending component to the receiving component using the voltage level; representing the voltage level for the signal at the receiving component; comparing the signal with a reference quantity or a reference pattern; transmitting a notification to the sending component when a sufficiently high voltage level for correctly representing the transmitted signal is reached; and stopping the increase in the voltage level at the output of the sending component upon reception of the notification.
- 21. The method according to claim 20, further comprising:
transmitting a bit pattern or a bit pattern sequence known to the receiving component from the sending component to the receiving component using the voltage level, and comparing the transmitted bit pattern or the transmitted bit pattern sequence at the receiving component with the known bit pattern or the known bit pattern sequence in order to check the correctness of the transmission, and if the transmission is correct, then sending a notification to the sending component in order to stop the increase in the voltage level.
- 22. The method according to claim 20, wherein the voltage level of the transmitted signal is compared by a level comparator at the receiving component with a reference voltage level which corresponds to the required minimum input voltage, and if the voltage level is equal to or exceeds the minimum input voltage, then sending a notification to the sending component in order to stop the increase in the voltage level.
- 23. The method according to claim 20, wherein the notification for stopping the increase in the voltage level is transmitted via a separate line.
- 24. The method according to claim 20, wherein the notification for stopping the increase in the voltage level is transmitted via the signal line.
- 25. The method according to claim 20, wherein the method is performed during an adjustment phase.
- 26. The method according to claim 25, wherein the notification for stopping the increase in the voltage level is transmitted by a multiplexer during the adjustment phase at the receiving component and a corresponding demultiplexer at the sending component via an existing line.
- 27. The method according to claim 26, wherein a potential level of the line used for the notification is modified such that it exceeds or falls below a threshold voltage, and the exceeding or falling below threshold voltage is detected at the sending component.
- 28. The method according to claim 25, wherein the voltage level is increased by a counter operating according to a clock, whereby an output stage of the sending component is activated by the counter such that the voltage level is increased according to the clock.
- 29. The method according to claim 25, wherein the counter is reset by an edge detector which detects an initialization signal for initializing the adjustment phase, the counter switched on by an activation signal at the initialization input, whereby the activation signal is generated by logical ANDing of the initialization signal indicating the adjustment phase and the potential value of the line for transmitting the notification for stopping the increase in the voltage level such that the counter is activated during the adjustment phase as long as the desired voltage level has not yet been reached, the voltage level increased by activation of different stages of a current or voltage source so that when the desired voltage level is reached the potential value of the line for transmitting the notification to stop the increase in the voltage level is modified such that the signal at the initialization input changes in order to stop the counter.
- 30. The method according to claim 29, wherein a shift register activates an output stage according to the clock such that the voltage level is increased according to the clock.
- 31. The method according to claim 30, wherein the shift register is reset by an edge detector which detects the initialization signal, the shift register operating according to a clock signal logically linked to the signal present at the line for transmitting the notification to stop the increase in the voltage level and the initialization signal indicating the adjustment phase such that the clock signal is activated during the adjustment phase as long as the voltage level at the input of the receiving component is below the desired value,
wherein the shift register activates the individual sources of a current source or voltage source formed by a series of individual sources in succession ac cording to the clock such that the voltage level is increased incrementally until the desired voltage level is reached, and then a signal is applied to the line for transmitting the notification to stop the increase in the voltage level in order to stop the shift register.
- 32. The method according to claim 25, wherein a plurality of circuit components that are active only during the adjustment phase are de-energized after the adjustment phase.
- 33. The method according to claim 20, wherein the voltage level from the sending component to one receiving component is used as the voltage level from the sending component to all the receiving components.
- 34. The method according to claim 33, wherein the voltage level is set for transmission to the most physically distant component.
- 35. A circuit arrangement for setting the voltage level for the electrical transmission of data, comprising:
a receiving component; a sending component having a variable current source or a variable voltage source adapted to allow different voltage levels of signals to be transmitted to the receiving component; a level comparator having an output connected to a gate of the sending component and operatively associated with the receiving component, the level comparator adapted to compare a reference voltage with a voltage level of a signal transmitted by the sending component; a further input to the gate in which a signal concerning a start and end of an adjustment phase is provided; a control block connected to the output of the gate adapted to increase the current or voltage source.
- 36. The circuit arrangement according to claim 35, wherein two lines are provided for the transmission of a differential signal.
- 37. The circuit arrangement according to claim 35, wherein the current or voltage source is formed by a plurality of current or voltage generation elements, the control block is formed by a counter, the output of the gate is connected to the initialization input of the counter, an edge detector having an input to apply the signal for initializing the adjustment phase and having an output connected to a reset input of a counter, the counter having an input for a clock-signal and a plurality of outputs connected to different stages of the current source or voltage source such that as the counter increases the current or voltage value supplied by the source can be increased.
- 38. The circuit arrangement according to claim 35, wherein the current or voltage source is formed by a series of individual sources, the control block is formed by a shift register, an additional gate having an input into which a clock signal is fed and an output connected to the shift register, an edge detector having an input to apply the signal for initializing the adjustment phase and having an output connected to a reset input of the shift register, and the shift register having outputs which are connected to the current source or voltage source such that the number of individual sources which contribute to the current value or voltage value of the current or voltage source can be increased incrementally.
Priority Claims (1)
Number |
Date |
Country |
Kind |
101 46 585.8 |
Sep 2001 |
DE |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is the US National Stage of International Application No. PCT/DE02/03585, filed Sep. 20, 2002 and claims the benefit thereof. The International Application claims the benefits of German application No. 10146585.8 DE filed Sep. 21, 2001, both of the applications are incorporated by reference herein in their entirety.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/DE02/03585 |
9/20/2002 |
WO |
|