Claims
- 1. A system, comprising:a first amplifier adapted to receive a differential input analog signal, said first amplifier biased with a first reference voltage; a converter outputting a digital signal representative of said differential input analog signal, said converter biased with a second reference voltage; and a second amplifier coupled between said first amplifier and said converter, said second amplifier bridging said differential input analog signal from said first reference voltage to said second reference voltage.
- 2. The system of claim 1, wherein said second amplifier further comprises:a first stage biased at said first reference voltage, said first stage coupled to an output of said first amplifier; a second stage biased at said second reference voltage, said second stage coupled between said first stage and said converter.
- 3. The system of claim 2, wherein said first stage is a transconductance amplifier and said second stage is an operational amplifier.
- 4. The system of claim 2, wherein said first stage and said second stage are disposed on a common substrate.
- 5. The system of claim 4, wherein said common substrate is a CMOS substrate.
- 6. The system of claim 1, wherein said first reference voltage is greater than said second reference voltage.
- 7. A system, comprising:a first amplifier adapted to receive an input analog signal, said first amplifier biased with a first reference voltage; a converter outputting a digital signal representative of said input analog signal, said converter biased with a second reference voltage; and means for bridging said input signal from said first reference voltage to said second reference voltage.
- 8. The system of claim 7, wherein said means for bridging includes a second amplifier coupled between said first amplifier and said converter, said second amplifier bridging said input analog signal from said first reference voltage to said second reference voltage.
- 9. The system of claim 7, wherein said first reference voltage is greater than said second reference voltage.
- 10. A method of processing an analog signal, comprising the steps of:receiving said analog signal; amplifying said analog signal using a first reference voltage, resulting in an amplified analog signal; converting said amplified analog signal to a digital signal representative of said amplified analog signal, said step of converting using a second reference voltage; and bridging said amplified analog signal from said first reference voltage to said second reference voltage prior to said step of converting.
- 11. The method of claim 10, wherein said step of bridging includes the steps of:transforming said amplified analog signal from an analog voltage into an analog current using said first reference voltage, said analog current proportional to said analog voltage; and amplifying said analog current using said second reference voltage and outputting a second analog voltage representative of said amplified analog current.
- 12. The method of claim 11, wherein said first reference voltage is greater than said second reference voltage.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of U.S. patent application Ser. No. 09,920,842, filed on Aug. 3, 2001 now U.S. Pat. No. 6,677,818 which claims benefit of U.S. Provisional Application No. 60/223,110 filed Aug. 3, 2000, and U.S. Provisional Application No. 60/224,114 filed Aug. 9, 2000, all of which are incorporated by reference herein in their entirety.
US Referenced Citations (13)
Foreign Referenced Citations (3)
Number |
Date |
Country |
1 014 563 |
Jun 2000 |
EP |
2 513 457 |
Mar 1983 |
FR |
363286015 |
Nov 1988 |
JP |
Non-Patent Literature Citations (2)
Entry |
Ito et al. “A 10bit20MS/s 3V Supply CMOS A/D Converter” IEEE Journal of Solid-State Circuits, vol. 29, Issue 12, Dec. 1994 pp 1531-1536.* |
Copy of International Search Report issued Oct. 31, 2002 for Appl. No. PCT/US01/41534, 6 pages. |
Provisional Applications (2)
|
Number |
Date |
Country |
|
60/224114 |
Aug 2000 |
US |
|
60/223110 |
Aug 2000 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/920842 |
Aug 2001 |
US |
Child |
10/745688 |
|
US |