Claims
- 1. A method of generating bias signals for a liquid crystal display (LCD), the method comprising:providing a first voltage signal (VDD) and a second voltage signal (VLCD5); providing an adjustable input signal such that a first and second operational amplifier circuit produce a first LCD bias voltage (VLCD3) and a second LCD bias voltage (VLCD2), wherein: VLCD5<VLCD3<((VDD−VLCD5)/2+VLCD5), ((VDD−VLCD5)/2+VLCD5)<VLCD2<VDD, andVLCD3−VLCD5=VDD−VLCD2 providing said first LCD bias voltage to a third operational amplifier circuit to produce a third LCD bias voltage (VLCD4), wherein: VLCD3−VLCD4=VLCD4−VLCD5 providing said second LCD bias voltage to a fourth operational amplifier circuit to produce a fourth LCD bias voltage (VLCD1), wherein: VDD−VLCD1=VLCD1−VLCD2.
- 2. The method of claim 1, said providing an adjustable input signal comprising:providing an adjustable input voltage signal.
- 3. The method of claim 1, said providing an adjustable input signal comprising:providing an adjustable input voltage signal to a positive input of said first operational amplifier.
- 4. The method of claim 1, comprising:biasing a positive input of said second operational amplifier midway between said first voltage signal (VDD) and said second voltage signal (VLCD5).
- 5. The method of claim 4, comprising:driving a negative input of said second operational amplifier through a resistive connection to said first LCD bias voltage (VLCD3).
- 6. The method of claim 1, said providing an adjustable input signal comprising:providing an adjustable input current signal.
- 7. The method of claim 1, said providing an adjustable input signal comprising:providing an adjustable input current signal to a negative input of said first operational amplifier.
- 8. The method of claim 1, comprising:biasing a positive input of said first operational amplifier and said second operational amplifier midway between said first voltage signal (VDD) and said second voltage signal (VLCD5).
- 9. The method of claim 1, comprising:biasing a positive input of said first operational amplifier and said second operational amplifier midway between said first voltage signal (VDD) and said second voltage signal (VLCD5); and driving a negative input of said second operational amplifier through a resistive connection to said first LCD bias voltage (VLCD3).
- 10. The method of claim 1, said providing said first LCD bias voltage to said third operational amplifier circuit to produce said third LCD bias voltage (VLCD4) comprising:dividing said first LCD bias voltage using a resistive voltage divider to provide an input to said third operational amplifier, wherein said third operational amplifier is configured as a unity gain amplifier.
- 11. The method of claim 1, said providing said second LCD bias voltage to said fourth operational amplifier circuit to produce said fourth LCD voltage (VLCD1) comprising:dividing said second LCD bias voltage, using a resistive voltage divider to provide an input to said fourth operational amplifier, wherein said fourth operational amplifier is configured as a unity gain amplifier.
Parent Case Info
This application is a Divisional of application Ser. No. 08/778,707 filed Jan. 3, 1997 now U.S. Pat. No. 6,118,423, which claims priority from Provisional Application No. 06/009,554 filed Jan. 3, 1996.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5250937 |
Kikuo et al. |
Oct 1993 |
A |
5404150 |
Murata |
Apr 1995 |
A |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/009554 |
Jan 1996 |
US |