Method and circuit for controlling contrast in liquid crystal displays using dynamic LCD biasing

Information

  • Patent Grant
  • 6600466
  • Patent Number
    6,600,466
  • Date Filed
    Monday, March 27, 2000
    24 years ago
  • Date Issued
    Tuesday, July 29, 2003
    21 years ago
Abstract
A method of controlling contrast in LCDs using dynamic LCD biasing includes the step of identifying an expected bias function as a function of LCD material, LCD operating voltage, and LCD duty cycle. The expected bias function is then approximated to obtain a linear description of the expected bias function. A voltage is generated that follows the linear description of the expected bias function. The step of generating the voltage results in dynamic LCD biasing.
Description




FIELD OF THE INVENTION




This invention is in the field of electronic circuits and is more particularly related to biasing circuits for LCD drivers.




BACKGROUND OF THE INVENTION




Liquid crystal display (LCD) materials are well known by those skilled in the art of electronic design. LCD materials obey an optical response curve as shown in prior art FIG.


1


. On the X-axis is the RMS (root mean squared) voltage across a pixel of the LCD material. On the Y-axis is the reflectance of the LCD pixel. The lower the reflectance, the darker the pixel. A “1” on the reflectance axis represents 100% light reflected (the pixel is off). A “0” on the reflectance axis represents 100% light absorbed and the pixel is on. Practically, 100% reflectance or absorption is not achieved and designers operate about the points labelled V


OFF


and V


ON


. A designer must ensure that the RMS driving voltage driving each individual pixel falls within this critical transition region to achieve adequate LCD contrast. However, the location of the transition region of the optical repsonse curve is a strong function of the LCD material. Therefore as LCD materials vary, so to does the location of the curve's transition region. Bias circuits attempt to generate bias voltages that satisfy the appropriate threshold magnitudes (V


OFF


and V


ON


) across all LCD operating voltages and LCD material variations.





FIG. 2

is a prior art LCD bias circuit


10


, that generates a plurality of bias voltages, V


LCD1


, V


LCD2


, V


LCD3


, V


LCD4


and V


LCD5


. A resistor ladder consisting of matched resistors labelled R


1


and resistor R


2


establish the voltage ratios of the bias voltages. For example, if R


1


=100K and R


2


=270K the following ratios are established between the bias voltages:








V




LCD1


=0.85(


V




DD




−V




LCD5


)+


V




LCD5


,










V




LCD2


=0.70(


V




DD




−V




LCD5


)+


V




LCD5


,










V




LCD3


=0.30(


V




DD




=V




LCD5


)+


V




LCD5


,










V




LCD4


=0.15(


V




DD




=V




LCI5


)+


V




LCD5


.






Therefore the bias voltages in prior art circuit


10


are a function of the value of V


LCD5


. The bias voltages V


LCD1


−V


LCD4


are fixed by the establishment of V


LCD5


. Operational amplifiers


12


,


14


,


16


and


18


are unity gain buffers. LCD bias, which is defined by [(V


LCD3


−V


LCD5


)/2]/V


LCD


. Substituting V


LCD3


above into the equation for bias and simplifying, one obtains a constant (0.15). Bias is therefore fixed in the prior art solution.




The voltage value of V


LCD5


is controlled by a voltage doubler circuit


22


in conjunction with a contrast control circuit


20


. Contrast control circuit


20


is a 32 bit linear control circuit that varies the voltage at node V linearly between 0V and V


DD


.




This design solution is undesirable because variations in LCD voltage cause a shift in V


OFF


and therefore move the operating point outside the transition region. This design alters the contrast manually with a contrast knob or with keystrokes which effectuates the 32 bit control. Therefore contrast control must be manipulated manually. Further, the voltage output of the clock doubler circuit (V


LCD5


) is unregulated, causing it to vary as batteries wear and LCD loadings change. Regulation of voltages V


DD


and V


LCD5


is expensive because it requires further voltage regulation circuitry. Further still, Q


1


within contrast control circuit


20


draws substantial current resulting in inefficient power loss.




It, accordingly, is an object of this invention to provide a circuit and method of dynamically monitoring and controlling the LCD bias so that as LCD operating voltage varies, LCD bias may be dynamically adjusted to provide proper V


OFF


voltage, thereby overcoming the difficulties and limitations of the prior art. Other objects and advantages of the invention will be apparent to those of ordinary skill in the art having reference to the following specification and drawings.




SUMMARY OF THE INVENTION




A method of controlling contrast in LCDs using dynamic LCD biasing includes the step of identifying an expected bias function as a function of LCD material, LCD operating voltage, and LCD duty cycle. The expected bias function is then approximated to obtain a linear description of the expected bias function. A voltage is generated that follows the linear description of the expected bias function. The step of generating the voltage results in dynamic LCD biasing.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

is a prior art diagram illustrating a reflectance curve for LCD materials.





FIG. 2

is a prior art circuit diagram illustrating a static LCD bias circuit


10


.





FIG. 3

is a circuit diagram illustrating an embodiment of the invention, a dynamic LCD bias circuit


30


.





FIG. 4

is a circuit diagram illustrating an alternative embodiment of the invention, a dynamic bias circuit


40


.











DESCRIPTION OF THE INVENTION





FIG. 3

is a circuit diagram illustrating an embodiment of the invention, an LCD bias circuit


30


. Although this bias circuit is used in conjunction with an LCD circuit application, it should be understood that the invention is applicable to any type of biasing application. Circuit


30


has a voltage control circuit


39


connected to a capacitor C


1


which in turn is coupled to ground potential. The node at which voltage control circuit


39


and capacitor C


1


connect is labelled as V


LCD5


. Two resistors, R


10


and R


11


are coupled in series with capacitor C


1


with a positive terminal of a first operational amplifier


38


intersecting them. Op-amp


38


also has a negative input terminal coupled to its output which is labelled V


LCD4


.




Resistor R


10


is also connected to an output of a second operational amplifier


36


which is labelled V


LCD3


. The output of op-amp


36


is coupled to its negative input terminal via a parallel resistor/capacitor network formed by resistor R


16


and capacitor C


5


. The negative input terminal of op-amp


36


is also coupled to voltage supply V


DD


through a resistor R


19


. The positive input terminal of op-amp


36


intersects a series resistor network formed by potentiometer R


8


(resistor) and resistor R


9


. Resistor R


9


in turn is coupled to the node V


LCD5


. A zener diode


37


having a voltage V


z


thereacross is connected in parallel with resistors R


8


and R


9


. A resistor R


20


is connected between zener diode


37


and V


DD


.




A third operational amplifier


34


has a positive input terminal connected to V


DD


through a resistor R


17


and has a negative input terminal connected to the output of op-amp


36


through a resistor R


15


and is also connected to its own output terminal via a resistor R


14


. The output of op-amp


34


is a node labelled V


LCD2


. The output of op-amp


34


is also connected to a positive input terminal of another operational amplifier


32


via a resistor R


13


. Resistor R


13


is also connected to V


DD


through another resistor R


12


. Op-amp


32


has a negative input terminal connected to its output which is a node labelled V


LCD1


.





FIG. 4

is a circuit diagram illustrating a second alternative embodiment of the invention, LCD bias control circuit


40


. Again, as in circuit


30


of

FIG. 3

, although this bias circuit is used in conjunction with an LCD circuit application, it should be understood that the invention is applicable to any type of biasing application. Circuit


40


has a voltage control circuit


39


connected to a capacitor C


1


which in turn is coupled to circuit ground potential. The node at which voltage control circuit


39


and capacitor C


1


meet is a node labelled V


LCD5


.




Capacitor C


1


is also coupled to a positive input terminal of op-amp


38


via resistor R


11


. Resistor R


10


is connected between resistor R


11


and the output of op-amp


36


which is a node labelled V


LCD3


. Op-amp


38


has a negative input terminal connected to its output which is a node labelled V


LCD4


. Op-amp


36


's output is connected via resistor R


16


to its negative input terminal. The negative input terminal of op-amp


36


is also coupled to a plurality of resistors R


20


-R


24


which are connected in parallel between R


16


and a digital input control circuit labelled CNT


0


-CNT


4


as in FIG.


2


. Op-amp


36


also has a positive input terminal connected to V


LCD5


via resistor R


17


and to V


DD


via resistor R


16


. The output of op-amp


36


is also coupled to a negative input terminal of op-amp


34


through resistor R


15


.




Op-amp


34


has a positive input terminal connected to V


DD


through resistor R


16


and has resistor R


14


connected between its negative input terminal and its output which forms a node labelled V


LCD2


. The output of op-amp


34


is coupled to a positive input terminal of op-amp


32


via a resistor R


13


. The positive input terminal of op-amp


32


is also connected to V


DD


through resistor R


12


. Op-amp


32


has a negative input terminal connected to its output which is a node labelled V


LCD1


.




A functional description of the invention follows below. Circuit


30


of

FIG. 3

novelly provides improved biasing for LCDs not by fixing bias as in prior art solutions, but rather by dynamically monitoring and adjusting LCD bias thereby providing better performance and LCD contrast stability due to variations in LCD operating voltage. As is well known in LCD device physics, setting the V


OFF


operating point for an LCD is a function of V


LCD


, the duty cycle in which the LCD is driven, and the LCD bias, where V


LCD


=V


DD


−V


LCD5


(of FIGS.


3


and


4


). Therefore:








V




OFF




=f




1


(


V




LCD


, duty cycle, bias).






It is also well known in LCD driver circuit design that bias is defined as follows:






bias=[(


V




LCD3




−V




LCD5


)/2


]/V




LCD


,  (equation 1).






Using LCD physics equations, since V


OFF


is a function of V


LCD


, duty cycle and bias, the equation may be rearranged and solved for bias.








V




OFF


=[(


DC−


1)/


DC


(bias*


V




LCD


)


2


+(1


/DC


)(


V




LCD


−2(


V




LCD


)(bias))


2


]


½


,






where DC=duty cycle. In this case it can be shown that bias in turn is a function of V


LCD


, duty cycle and V


OFF


. Therefore:






bias=


f




2


(


V




LCD


, duty cycle,


V




OFF


),  (equation 2),






or




 bias=[[(


DC




2




V




OFF




2




+DC


(3


*V




OFF




2




−V




LCD




2


)+


V




LCD




2


]


½


+2


V




LCD




]/[V




LCD


(


DC


+3)].




Equations 1 and 2 can be equated and since bias is a function of V


LCD3


, the equations can be solved in terms of V


LCD3


. It follows that V


LCD3


is a function of V


LCD


, duty cycle and V


OFF


as follows:








V




LCD3




=f




3


(


V




LCD


, duty cycle,


V




OFF


).






Simplifying the equation using a first order Taylor's approximation around a nominal V


LCD


operating voltage (14.3V in this particular embodiment) results in the following:








V




LCD3




≈K




1




V




LCD




+V




DD




+K




2


,






where K


1


and K


2


are functions of the nominal V


OFF


and duty cycle, which are known, fixed quantities in any particular circuit solution. In this particular embodiment the duty cycle is 1/128 and V


OFF


is 2.1V (the nominal specced value for 90% reflectance for the particular LCD material chosen). Therefore, in this particular embodiment, K


1


≈−1.09 and K


2


≈5.2. Note that V


LCD3


is a function of V


LCD


and V


DD


, where V


LCD


=V


DD


−V


LCD5


. Both V


DD


and V


LCD5


are variables that are functions of temperature, power supply voltage and LCD capacitive loading. Therefore as V


DD


and V


LCD5


vary, so will V


LCD3


(and therefore bias).




Circuit


30


novelly creates a linear voltage relationship for V


LCD3


of K


1


V


LCD


+V


DD


+K


2


that mirrors the first order approximation of V


LCD3


from the LCD device physics equations. Analyzing circuit


30


of

FIG. 3

, and solving the circuit equations for the variable V


LCD3


you arrive at the following:








V




LCD3




=K




1




V




LCD




+V




DD




+K




2


,






which is identical to the above relationship for V


LCD3


. In circuit


30


,







K




1




=f




4


(


R




16


,


R




19


)=−(


R




19


+


R




16


)/


R




19


;




and,








K




2




=f




5


(


R




8


,


R




9


,


R




16


,


R




19


,


V




z


)=[(


R




16


+


R




19


)(


R




9




*V




z


)]/


R




19


*(


R




8


+


R




9


).






Therefore the voltage value of V


LCD3


is a linear function wherein the resistor values of R


8


, R


9


, R


16


, R


19


and the breakdown voltage of zener diode


37


is chosen to achieve the desired K


1


and K


2


coefficients. Therefore V


LCD3


in circuit


30


will be dynamically altered via changes in V


DD


and V


LCD5


to maintain sufficient bias to provide nominal V


OFF


. Circuit


30


automatically adjusts itself (V


LCD3


) to modifications in V


DD


and V


LCD5


for a single LCD. Although the circuit


30


achieves the desired linear relationship for V


LCD3


it should be understood that various others circuits could be used to obtain the linear equation above. The invention contemplates other circuit solutions that achieve the novel method of dynamically monitoring and adjusting LCD bias.




The remainder of circuit


30


functions as follows. V


LCD4


is always set at a voltage value that falls halfway between the voltage values of V


LCD3


and V


LCD5


(which is required by LCD physics). This is achieved by matching resistors R


10


and R


11


. Under voltage divider principles, the voltage value at the positive input terminal of op-amp


38


is:






(


V




LCD3




+V




LCD5


)[


R




11


/(


R




10


+


R




11


)];






and,








R




10


=


R




11


.






Therefore one obtains,






½(


V




LCD3




+V




LCD5


).






Op-amp


38


is a unity gain buffer; therefore the output of op-amp


38


will be:







V




LCD4


=½(


V




LCD3




+V




LCD5


),




or (in other words) a voltage halfway between V


LCD3


and V


LCD5






V


LCD2


is required by LCD physics to be symmetrical with V


LCD3


about the value ½V


LCD


(which is ½(V


DD


+V


LCD5


). Expressed mathematically,








V




LCD2


−½(


V




DD




+V




LCD5


)=½(


V




DD




+V




LCD5


)−V


LCD3


,






or,








V




LCD2




=V




DD




−V




LCD3




+V




LCD5


.






This is accomplished via op-amp


34


and resistors R


14


, R


15


, R


17


and R


18


. Using standard op-amp circuit analysis it can be shown that:








V




LCD2




=[R




15


(


R




17




*V




LCD5




+R




18




*V




DD


)−


R




14


(


V




LCD3




−V




LCD5


)+


R




18


(


V




LCD3




−V




DD


)]/


R




15


(


R




17




+R




18


).






If R


15


=R


14


and R


17


=R


18


, then the equation simplifies to:








V




LCD2




=V




DD




−V




LCD3




+V




LCD5


.






V


LCD1


is calculated in a manner similar to V


LCD4


. Op-amp


32


operates as a unity gain buffer. Setting R


12


=R


13


one obtains:








V




LCD1


=½(


V




DD




+V




LCD2


).






Therefore the voltage magnitude of V


LCD1


will fall halfway between V


DD


and V


LCD2


.




Note that each of the LCD drive voltages are ultimately in some voltage relationship to V


LCD3


. V


LCD3


dynamically alters itself to maintain proper bias, therefore all the other LCD drive voltages (V


LCD1


, V


LCD2


, and V


LCD4


) also dynamically vary to maintain their relationship to V


LCD3


. From the analysis of circuit


30


, it is evident that V


LCD3


is advantageously obtained by matching circuit


30


to an LCD's device physics characteristics, thereby dynamically controlling the bias to ensure nominal contrast over both variations in power supply voltage V


DD


, temperature and variations in LCD loading (thereby varying V


LCD5


).




Circuit


30


also allows for manual adjustment of bias of V


LCD3


via alteration of potentiometer R


8


. Recall that K


2


of circuit


30


was f


5


(R


8


, R


9


, R


16


, R


18


, V


z


). Adjustment of R


8


allows for manual adjustment of V


LCD3


for two primary purposes. In one case, an LCD material is specced nominally and may vary +/−X%, where “X” is provided by the manufacturer and represents his variations due to the LCD's manufacturing process. Since K


1


and K


2


were calculated with a nominal V


OFF


in mind, manual adjustment may be required to adjust for variations away from the nominal V


OFF


value. A second purpose in allowing manual adjustment of V


LCD3


via potentiometer R


8


is personal preference. One may prefer a heavy contrast or a light contrast. Manual adjustment allows one to take into account their personal contrast preferences.




Circuit


30


also has voltage control circuit


39


that provides V


LCD5


. As is known among LCD driver designers, LCDs need a minimum LCD voltage across the LCD (V


LCD


=V


DD


=V


LCD5


). Because the supply voltage V


DD


is substantially fixed except for battery wear, etc., the voltage V


LCD5


is used to provide that voltage needed. Voltage control circuit


39


may be implemented through either a voltage doubler circuit or a voltage tripler circuit depending upon the amount of voltage headroom required for that particular LCD application. Other circuits that provide sufficient voltage headroom would also fall within the scope of this invention.




A functional description of circuit


40


is now provided. As you recall, V


LCD3


could be approximated by:







V




LCD3




≈K




1




V




LCD




+V




DD




+K




2


.




Circuit


40


novelly creates a linear voltage relationship as follows:








V




LCD3


(circuit


40


)=


K




1




V




LCD




+K




3




V




DD


,






where K


3


can vary according to the manual contrast adjust which will be discussed infra. Therefore circuit


40


differs from circuit


30


of

FIG. 3

by not providing the constant K


2


. However, circuit


40


is still dynamic and self-adjusts with variations due to temperature, battery wear and LCD capacitive loading. This provides sufficient bias in many circuit applications. Therefore circuit


40


, as does circuit


30


, dynamically controls LCD bias to provide proper V


OFF


voltage, thereby overcoming the difficulties of the prior art.




Circuit


40


has a different form of manual contrast adjust than circuit


30


of FIG.


3


. Circuit


40


has a digital-type, 32 bit manual contrast control that allows one to adjust the contrast due to LCD variance and user preference. The 32 bit control is effectuated by a 5 bit digital word (CNT


0


-CNT


4


) which may be altered by keystrokes. As the 5 bit digital word is altered, differing resistors (R


20


-R


24


) are coupled in parallel to provide a varying resistance to the negative input terminal to op-amp


36


. In this manner, manual contrast control is provided.




Circuits


30


and


40


could be manually adjusted by either the potentiometer (linear) control circuitry methodology or the multi-bit (digital) control circuitry methodology. Implementation of either method is contemplated for either full dynamic bias control (as illustrated in circuit


30


) or partial dynamic bias control (as demonstrated in circuit


40


).




Although the invention has been described with reference to the preferred embodiment herein, this description is not to be construed in a limiting sense. Various modifications of the disclosed embodiment as well as other embodiments of the invention, will become apparent to persons skilled in the art upon reference to the description of the invention. It is therefore contemplated that the appended claims will cover any such modifications or embodiments as fall within the true scope of the invention.



Claims
  • 1. A method of generating bias signals for a liquid crystal display (LCD), the method comprising:providing a first voltage signal (VDD) and a second voltage signal (VLCD5); providing an adjustable input signal such that a first and second operational amplifier circuit produce a first LCD bias voltage (VLCD3) and a second LCD bias voltage (VLCD2), wherein: VLCD5<VLCD3<((VDD−VLCD5)/2+VLCD5), ((VDD−VLCD5)/2+VLCD5)<VLCD2<VDD, andVLCD3−VLCD5=VDD−VLCD2 providing said first LCD bias voltage to a third operational amplifier circuit to produce a third LCD bias voltage (VLCD4), wherein: VLCD3−VLCD4=VLCD4−VLCD5 providing said second LCD bias voltage to a fourth operational amplifier circuit to produce a fourth LCD bias voltage (VLCD1), wherein: VDD−VLCD1=VLCD1−VLCD2.
  • 2. The method of claim 1, said providing an adjustable input signal comprising:providing an adjustable input voltage signal.
  • 3. The method of claim 1, said providing an adjustable input signal comprising:providing an adjustable input voltage signal to a positive input of said first operational amplifier.
  • 4. The method of claim 1, comprising:biasing a positive input of said second operational amplifier midway between said first voltage signal (VDD) and said second voltage signal (VLCD5).
  • 5. The method of claim 4, comprising:driving a negative input of said second operational amplifier through a resistive connection to said first LCD bias voltage (VLCD3).
  • 6. The method of claim 1, said providing an adjustable input signal comprising:providing an adjustable input current signal.
  • 7. The method of claim 1, said providing an adjustable input signal comprising:providing an adjustable input current signal to a negative input of said first operational amplifier.
  • 8. The method of claim 1, comprising:biasing a positive input of said first operational amplifier and said second operational amplifier midway between said first voltage signal (VDD) and said second voltage signal (VLCD5).
  • 9. The method of claim 1, comprising:biasing a positive input of said first operational amplifier and said second operational amplifier midway between said first voltage signal (VDD) and said second voltage signal (VLCD5); and driving a negative input of said second operational amplifier through a resistive connection to said first LCD bias voltage (VLCD3).
  • 10. The method of claim 1, said providing said first LCD bias voltage to said third operational amplifier circuit to produce said third LCD bias voltage (VLCD4) comprising:dividing said first LCD bias voltage using a resistive voltage divider to provide an input to said third operational amplifier, wherein said third operational amplifier is configured as a unity gain amplifier.
  • 11. The method of claim 1, said providing said second LCD bias voltage to said fourth operational amplifier circuit to produce said fourth LCD voltage (VLCD1) comprising:dividing said second LCD bias voltage, using a resistive voltage divider to provide an input to said fourth operational amplifier, wherein said fourth operational amplifier is configured as a unity gain amplifier.
Parent Case Info

This application is a Divisional of application Ser. No. 08/778,707 filed Jan. 3, 1997 now U.S. Pat. No. 6,118,423, which claims priority from Provisional Application No. 06/009,554 filed Jan. 3, 1996.

US Referenced Citations (2)
Number Name Date Kind
5250937 Kikuo et al. Oct 1993 A
5404150 Murata Apr 1995 A
Provisional Applications (1)
Number Date Country
60/009554 Jan 1996 US