Method and circuit for decoding a Manchester code signal

Information

  • Patent Grant
  • 5023891
  • Patent Number
    5,023,891
  • Date Filed
    Tuesday, July 25, 1989
    35 years ago
  • Date Issued
    Tuesday, June 11, 1991
    33 years ago
Abstract
A circuit for decoding a high speed Manchester encoded digital communication signal is provided. The circuit includes a pair of latch circuits which are used to detect clock edges in the encoded signal for providing respectively set and reset pulses to a third latch circuit, an output of which comprises the decoded data of the Manchester code signal. Additional logic is provided to extract a clock signal from the Manchester code signal.
Description

BACKGROUND OF THE INVENTION
The present invention relates to a circuit for extracting separate data and clock signals from a Manchester encoded digital communication signal.
Manchester encoding is commonly used in bit-serial digital communications, and numerous types of Manchester decoder circuits exist in the prior art. Many of these circuits are incapable of accurately decoding a Manchester signal at high speed, typically because signal propagation delays in the components of the circuits are either too long (i.e., the circuit is slow) or not sufficiently controllable. Such circuits include those having one-shot logic circuits and those implemented using TTL logic. Further, of the prior art Manchester decoder circuits that are capable of reliable operation at high speed, many are complicated and expensive. Such circuits include phase-locked loop circuits and fast-sampling state machines.
SUMMARY OF THE INVENTION
The present invention is a reliable method and circuit for decoding a Manchester encoded signal. The circuit includes a pair of latch circuits which are used to detect transitions or edges in the encoded signal for providing respectively set and reset pulses to a third latch circuit, an output of which comprises the decoded data of the Manchester signal. The circuit also includes two delay elements, input and delay matching buffers, and one or more logic gates. Logical combination of the decoded data with a delayed encoded signal provides a decoded clock. The circuit can be implemented using fast ECL devices in a single integrated circuit. In a preferred embodiment, the latch circuit pair comprise flip-flop logic circuits matched on an integrated circuit to equalize signal propagation delays through the flip-flops.





BRIEF DESCRIPTION OF THE DRAWINGS
The above and other advantages of the present invention will be apparent upon consideration of the following detailed description, taken in conjunction with the accompanying drawings, in which:
FIG. 1 is a signal diagram illustrating the method of the present invention.;
FIG. 2 is a schematic of an embodiment of the Manchester decoder circuit of the present invention; and
FIG. 3 is a timing diagram of the circuit of FIG. 2.





DETAILED DESCRIPTION OF THE INVENTION
Manchester encoding is a method of combining a serial data stream and a synchronized clock signal into a single signal. It can be accomplished, for example, by combining a serial data stream of NRZ data with a synchronized 50% duty cycle clock signal in an exclusive-NOR logical operation. As a result of this operation, the data becomes encoded as a series of two-bit codes. A logical "1" is represented as a data bit cell in which the signal is at a high level for the first half of the data bit cell and at a low level for the second half. Thus a logical "1" is encoded as a two-bit code 1,0, each code bit cell being one-half the data bit cell. A logical "0" is represented as a data bit cell in which the signal is at a low level for the first half of the data bit cell and at a high level for the second half. Thus a logical "0" is encoded as a two-bit code 0.1.
By examining examples of typical Manchester encoded data streams, it can be seen that a transition in the original data from a logical "0" to a logical "1" causes the Manchester encoded data stream to contain a sequence of two code bits equal to 1. Likewise when the original data transitions from a logical "1" to a logical "0", the Manchester encoded data stream contains a sequence of two code bits equal to 0. At all other times, i.e., when the original data is a stream of consecutive logical "1"s or "0"s, the Manchester encoded data stream consists of alternating 1 and 0 code bits.
Referring to FIG. 1, an exemplary Manchester encoded waveform 100 having clock periods 102 is shown. Each clock period 102 defines a data bit cell including two code bit cells (e.g., high state code bit cell 104 and low state code bit cell 106). Waveform 100 has falling edge transitions A,C,E,G,I,K,M and 0 and rising edge transitions B,D,F,H,J,L and N. Transitions A,B,C,E,F,H,J,L,M and 0 each occurs in the center of a clock period, and thus each conveys information: the falling edge transitions represent logical "1's", and the rising edge transitions represent logical "0's". Transitions D,G,I,K and N each occur at an edge of a clock period, and thus do not convey data. The preferred method of the present invention for extracting a data signal from a Manchester encoded waveform is described below with reference to the exemplary waveform of FIG. 1.
As a first step in the preferred method, each transition in the waveform is detected, although, as will be apparent, it is only necessary to detect the transitions occurring in the middles of clock periods 102. For each detected transition, the state (high or low) of the waveform 100 between one-half and one clock period preceding the detected transition is determined. Thus, for example, assuming transition B to have been detected, the state (low) of waveform 100 at point 101 is determined.
An output signal 103 is then generated having a first and a second state, preferably comprising respectively a low state to represent a logical "0" in the encoded data and a high state to represent a logical "1", although an inverse relationship may also be used if desired to represent the original data. The output signal, the clock periods of which may be delayed with respect to the clock periods of waveform 100, is characterized by the following rules based on the direction of the detected transitions and the correspondingly determined state of waveform 100:
a. if a detected transition is a rising transition and the determined state of the waveform is a low state (e.g., the conditions shown by arrow 108), the output signal (which in the example is assumed to begin as a logical "1") changes from a high state to a low state;
b. if a detected transition is a rising transition and the determined state of the waveform is a high state (e.g., the conditions shown by arrow 110), the output signal remains in its previous state;
c. if a detected transition is a falling transition and the determined state of the waveform is a low state (e.g., the conditions shown by arrow 112), the output signal again remains in its previous state; and
d. if a detected transition is a falling transition and the determined state of the waveform is a high state (e.g., the conditions shown by arrow 114), the output signal changes from a low state to a high state.
As can be seen, transitions which occur at an edge of the clock period (e.g., 116 and 118) are governed by rules (b) and (c) above, and thus produce no change in output signal 103.
An embodiment 200 of the Manchester decoder circuit of the present invention is shown in FIG. 2. For purposes of illustration, a timing diagram of the circuit 200 of FIG. 2 is shown in FIG. 3, with corresponding signal points indicated in each figure. Referring to FIGS. 2 and 3, a Manchester encoded signal 300 is coupled through buffer circuit 202 to the clocking input of flip-flop FF2 and to the input of delay element circuit 204. Buffer circuit 202 also inverts the encoded signal 300 and provides inverted signal 302 to the clocking input of flip-flop FF1.
Delay element circuit 204 generates delayed by encoded signals 304 and 306. Signal 304 is delayed by 1/2 of a clock period of the original clock encoded in signal 300, and signal 306 is delayed by 3/4 of a clock period. The length of the delay depends on the speed at which data is transferred to circuit 200. For example, at a data transfer rate of 100 Megabits per second, delay element circuit 204 would be implemented to delay signal 304 by 5.0 nanoseconds(ns), and signal 306 by 7.5 ns. Delay element circuit 204 may be implemented using a fixed or programmable delay line circuit. Alternately, if it is desired that circuit 200 be implemented in a fully integrated circuit, delay element circuit 204 may be implemented as a high-speed clock circuit and a multiple-output shift register circuit to generate the delayed signals 304 and 306.
Delayed encoded signal 306 is provided to the data input D of each flip-flop FF1, FF2. Flip-flops FF1 and FF2 are rising edge triggered flip-flop circuits. FF1 samples delayed encoded signal 306 when the inverted encoded signal 302 at its clocking input transitions from a low level to a high level (i.e., on a rising edge of inverted signal 302). Thus in effect FF1 is clocked once for each falling edge of encoded signal 300. FF2 samples delayed encoded signal 306 when the original encoded signal 300 at its clocking input transitions from a low level to a high level (i.e., on a rising edge of encoded signal 300). As described above, it is a property of a Manchester encoded signal that a transition occurs in the midpoint of every data cell due to the encoded clock signal. The encoded data is represented by the direction of that transistion. Thus, depending on the data represented in each data cell of the encoded signal, either FF1 or FF2 will be clocked by an edge or transition at the midpoint of each data cell. Although edges are also present at the boundaries of the data cells, these transitions do not cause the latched data output of either flip-flop FF1 or FF2 to change because the data at the input of the flip-flop will be the same as the data previously latched.
The data signal at the D input of FF1 (delayed signal 306) represents the original encoded signal 300 delayed by 3/4 of a data cell, which is equivalent to 11/2 code bit cells. If, when a rising edge transition in inverted signal 302 causes FF1 to sample the data at its D input, the sampled data is a 1, then it is known that original encoded signal 300 has been a 1 for two consecutive code bit cells and that the decoded data should change from a logical "0" to a logical "1". Flip-flop FF1 accordingly outputs a 1 on its Q output which is coupled to the set control input of an SR flip-flop FF3. This transition, shown for example by point 308 on signal 310, causes the Q output of FF3 to be set to a "1". The signal 312 at the Q output of flip-flop FF3 is coupled back to the reset control input of FF1 to cause signal 310 at the Q output of FF1 to return to 0 after FF3 has been successfully set. This prevents flip-flop FF1 from trying to set flip-flop FF3 at the same time flip-flop FF2, the operation of which is described below, may try to reset flip-flop FF3.
If, on the other hand, the data at the D input of flip-flop FF1 is a 0 when sampled, it is known that original encoded signal 300 has not been a 1 for two consecutive code bit cells, indicating that the encoded data has not changed from a logical "0" to a logical "1". Therefore flip-flop FF1 remains in the 0 state (i.e., the signal at Q output of FF1 remains 0) and FF3 is not set. This is the result, for example, whenever flip-flop FF1 is clocked by an edge at the boundary of a data cell.
Flip-flop FF2 operates in a similar manner to reset FF3 whenever the data at its D input (delayed signal 306) is a 0 when flip-flop FF2 is clocked by a rising edge in signal 300. As in the case of FF1, the data signal at the D input of FF2 (delayed signal 306) represents the original encoded signal 300 delayed by 3/4 of a data cell, which is equivalent to 11/2 code bit cells. If, when a rising edge transition in non-inverted signal 300 causes FF2 to sample the data at its D input, the sampled data is a 0, then it is known that original encoded signal 300 has been a 0 for two consecutive code bit cells and that the decoded data should change from a logical "1" to a logical "0". Flip-flop FF2 accordingly outputs a 1 on its inverted Q output which is coupled to the reset control input of SR flip-flop FF3. This transition, shown for example by point 314 on signal 316, causes the Q output of FF3 to be set to a "0". The signal at the inverted Q output of flip-flop FF3 is coupled back to the set control input of FF2 to cause signal 316 at the inverted Q output of FF2 to return to 0 after FF3 has been successfully reset. This coupling back prevents flip-flop FF2 from trying to reset flip-flop FF3 at the same time flip-flop FF1 may be trying to set flip-flop FF3.
If, on the other hand, the data at the D input of flip-flop FF2 is a 1 when sampled, it is known that original encoded signal 300 has not been a 0 for two consecutive code bit cells, indicating that the encoded data has not changed from a logical "1" to a logical "0". Therefore flip-flop FF2 remains in the 1 state (i.e., the signal at inverted Q output of FF2 remains 0) and FF3 is not reset. This is always the result when flip-flop FF2 is clocked by an edge at a boundary of a data cell.
The Q output of flip-flop FF3 is coupled to an input of each of exclusive-OR logic gates 206 and 208. A second input of logic gate 206 is coupled to to the 1/2 clock period delay line of delay element circuit 204 by a plurality of delay matching buffer circuits 210. The Manchester encoded data signal delayed by 1/2 clock period (signal 304) is combined with the decoded data at the Q output of FF3 (signal 312) to recover the clock from the encoded signal.
There is a delay in the decoded data of signal 312 relative to the original data encoded in signal 300. This delay includes a 1/2 data cell delay which, in recovering the clock signal, is compensated for by the delay of 1/2 clock period in signal 304. There is additional delay in the decoded data due to signal propagation delays through flip-flops FF1/FF2 and FF3. Delay matching buffer circuits 210 compensate for this delay (see signal 317). Preferably, flip-flops FF1, FF2 and FF3, and delay matching buffers 210 are implemented in a single integrated circuit to minimize variations in the signal propagation delays of the different component circuits that might be caused by variations in the semiconductor processes used to manufacture the circuits. ECL devices are preferred because of their speed, although other technologies also may be used. Delay matching buffers 210 can be implemented as desired to emulate the signal propagation delays of the flip-flops during operation. If the circuit is implemented using discrete components, delay matching buffers can be implemented using conventional fixed or programmable delay elements.
The clock signal at the output of exclusive-0R gate 206 (signal 318) is inverted with respect to original clock signal 320. This arrangement is useful for subsequent circuitry because the rising edge of the inverted clock occurs in the center of each data cell of the decoded data (signal 312), thus giving equal set up and hold times for clocking the decoded data into additional circuits. Because the decoded data signal 312 is coupled through exclusive-OR gate 206 to generate the recovered clock 318, the recovered clock will be delayed from the center of the data cells of the decoded data by the propagation delay of exclusive-OR gate 206. If it is desired that the propagation delay of exclusive-OR gate 206 be cancelled, the decoded data signal 312 can be coupled through an optional delay element, such as exclusive-OR gate 208 shown in FIG. 2, preferably in the same integrated circuit, to provide a data signal output having a matching delay.
Thus a novel circuit for decoding a Manchester encoded digital communication signal has been described. One skilled in the art will appreciate that the present invention can be practiced by other than the described embodiments. For example, flip-flops FF1 and FF2 can be replaced by falling edge triggered flip-flops if the clocking inputs provided to the two flip-flops are reversed. Further, each flip-flop can be replaced by other latch circuits having cross-coupled logic gates, and alternate circuitry may be used to condition the control signals provided to set and reset flip-flop FF3 to avoid conflict. The described embodiments are presented for purposes of illustration and not of limitation, and the present invention is limited only by the claims which follow.
Claims
  • 1. A method for extracting a data signal from a Manchester code signal, the Manchester code signal having low and high states, rising and falling transitions between the low and high states, and a clock period defining data cells, the method comprising the steps of:
  • detecting the transitions in the Manchester code signal;
  • for each detected transition, determining the state of the Manchester code signal at a point in the Manchester code signal between one-half and one clock period preceding the detected transition; and
  • generating an output signal having first and second respectively to low and high states corresponding the output signal being characterized with respect to each detected transition and correspondingly determined state of the Manchester code signal in that:
  • a. if a detected transition is a rising transition and the determined state of the Manchester code signal is a low state, the output signal changes from the second state to the first state;
  • b. if a detected transition is a rising transition and the determined state of the Manchester code signal is a high state, the output signal remains in its previous state;
  • c. if a detected transition is a falling transition and the determined state of the Manchester code signal is a low state, the output signal remains in its previous state; and
  • d. if a detected transition is a falling transition and the determined state of the Manchester code signal is a high state, the output signal changes from the first state state to the second state.
  • 2. The method of claim 1 further comprising a method for extracting a clock signal from the Manchester code signal, the clock signal extracting method comprising the steps of:
  • delaying the Manchester code signal; and
  • combining the generated output signal in an exclusive-OR logic operation with the delayed Manchester code signal.
  • 3. An apparatus for extracting a data signal from a Manchester code signal, the Manchester code signal having low and high states, rising and falling transitions between the low and high states, and a clock period defining data cells, the apparatus comprising:
  • means for detecting the transitions in the Manchester code signal;
  • means for determining for each detected transition the state of the Manchester code signal at a point in the Manchester code signal between one-half and one clock period preceding the detected transition; and
  • means for generating an output signal having first and respectively to low and high states second states, corresponding the output signal being characterized with respect to each detected transition and correspondingly determined state of the Manchester code signal in that:
  • a. if a detected transition is a rising transition and the determined state of the Manchester code signal is a low state, the output signal changes from the second state to the first state;
  • b. if a detected transition is a rising transition and the determined state of the Manchester code signal is a high state, the output signal remains in its previous state;
  • c. if a detected transition is a falling transition and the determined state of the Manchester code signal is a low state, the output signal remains in its previous state; and
  • d. if a detected transition is a falling transition and the determined state of the Manchester code signal is a high state, the output signal changes from the first state state to the second state.
  • 4. The apparatus of claim 3 further comprising means for extracting a clock signal from the Manchester code signal, the clock signal extracting means comprising:
  • means for delaying the Manchester code signal; and
  • means for combining the generated output signal in an exclusive-OR logic operation with the delayed Manchester code signal.
  • 5. An apparatus for decoding a Manchester code signal having data cells each defined by a pair of high state and low state code bit cells and a rising or falling state transition between the code bit cells, the apparatus comprising:
  • first and second latch means each having a data input, a clocking input, and a data output, for latching a data signal from the data input to the data output when a clocking edge is present at the clocking input;
  • means for delaying the Manchester code signal between one and two code bit cells and for supplying the delayed code signal to each of the data inputs of the first and second latch means;
  • means for clocking the first latch means by providing a clocking edge to the clocking input of the first latch means in accordance with each falling transition of the Manchester code signal;
  • means for clocking the second latch means by providing a clocking edge to the clocking input of the second latch means in accordance with each rising transition of the Manchester code signal:
  • means for generating a data output signal at a data output, the data output signal generating means having first and second output respectively to low and high state states corresponding and first and second control inputs;
  • first circuit means coupled to the first latch means and the data output signal generating means for supplying a first control signal to the first control input of the data output signal generating means when the delayed Manchester code signal supplied to the data input of the first latch means is in a high state when latched by the first latch means, the first control signal causing the data output signal generating means to operate in a first output state; and
  • second circuit means coupled to the second latch means and the data output signal generating means for supplying a second control signal to the second control input of the data output signal generating means when the delayed Manchester code signal supplied to the data input of the second latch means is in a low state when latched by the second latch means, the second control signal causing the data output signal generating means to operate in a second output state,
  • whereby the data output signal generating means generates a data output signal representative of data encoded in the Manchester code signal.
  • 6. The apparatus of claim 5, further comprising means for decoding a clock signal from the encoded data signal.
  • 7. The apparatus of claim 5, wherein the first and second latch means respectively comprise first and second edge triggered flip-flop circuits.
  • 8. The apparatus of claim 7, wherein:
  • the first and second flip-flop circuits each has a control input;
  • the data output signal generating means includes means for generating an inverted data output signal;
  • the first circuit means includes means for supplying one of the data output signal and the inverted data output signal to the control input of the first flip-flop circuit; and
  • the second circuit means includes means for supplying the other of the data output signal and the inverted data output signal to the control input of the second flip-flop circuit.
  • 9. The apparatus of claim 5, wherein the delaying means delays the encoded data signal for one and one-half code bit cells.
  • 10. The apparatus of claim 6, wherein the clock signal decoding means comprises:
  • second means for delaying the Manchester code signal by at least one code bit cell; and
  • means for coupling the at least one code bit delayed code signal to one input of an exclusive-OR logic gate, another input of which ,is coupled to the data output of the data output signal generating.
  • 11. The apparatus of claim 7, wherein the first and second flip-flop circuits are components of a single integrated circuit.
  • 12. A decoder circuit for generating at a data output an output signal representative of data encoded in a Manchester code signal having a clock period, the circuit comprising:
  • an input buffer circuit having a data input for receiving a Manchester code signal, an inverting data output and a non-inverting data output;
  • a delay element having an input coupled to the noninverting data output of the input buffer circuit, and having an output, the delay element having a delay of three-quarters of a clock period;
  • a first flip-flop circuit having a data input coupled to the output of the delay element, a clocking input coupled to the inverting data output of the input buffer circuit, a non-inverting data output and a reset input;
  • a second flip-flop circuit having a data input coupled to the output of the delay element, a clocking input coupled to the non-inverting data output of the input buffer circuit, an inverting data output and a set input; and
  • a third flip-flop circuit having a set input coupled to the non-inverting data output of the first flip-flop circuit, a non-inverting data output coupled to the reset input of the first flip-flop circuit and to the data output of the decoder circuit, a reset input coupled to the inverting data output of the second flip-flop circuit, and an inverting data output coupled to the set input of the second flip-flop circuit.
  • 13. The decoder circuit of claim 12, further comprising means for generating at a clock output of the decoder circuit a clock signal representative of the clock encoded in the Manchester code signal, and for generating at the data output of the decoder circuit a synchronized data signal, the means comprising:
  • an exclusive-OR logic gate having a first data input coupled to the non-inverting data output of the third flip-flop circuit, a second data input and a data output coupled to the clock output of the decoder circuit;
  • a second delay element having an input coupled to the non-inverting data output of the input buffer circuit, a data output and a delay of one-half of a clock period;
  • at least one delay matching buffer circuit coupled in series between the data output of the second delay element and the second data input of the exclusive-OR logic gate; and
  • a third delay element coupled between the non-inverting data output of the third flip-flop circuit and the data output of the decoder circuit.
US Referenced Citations (146)
Number Name Date Kind
3008124 Warnock Nov 1961
3026482 Filipowsky Mar 1962
3108261 Miller Oct 1968
3244986 Rumble Apr 1966
3493868 Hackett Feb 1970
3514706 Dupraz May 1970
3594738 Callens Jul 1971
3659286 Perkins Apr 1972
3804982 Brown Apr 1974
3836956 Cross Aug 1974
3859634 Perron et al. Jan 1975
3866175 Seifert, Jr. et al. Feb 1975
3885089 Callais et al. May 1975
3886302 Kosco May 1975
3896262 Hudspeth et al. Jul 1975
3919652 Morrien Nov 1975
3924068 Fletcher Dec 1975
3962647 Richman Jun 1976
3967061 Dobias Jun 1976
3967062 Dobias Jun 1976
3979692 Benoist Sep 1976
3979746 Jarrett Sep 1976
3980825 Morrien Sep 1976
4027335 Miller May 1977
4029900 Addeo Jun 1977
4080572 Hastings Mar 1978
4088832 Eastmond May 1978
4136400 Caswell et al. Jan 1979
4156798 Doelz May 1979
4160131 Kaul et al. Jul 1979
4167760 Decker Sep 1979
4185273 Gowan Jan 1980
4222116 Groves Sep 1980
4234897 Miller Nov 1980
4241398 Carll Dec 1980
4242755 Gauzan Dec 1980
4254501 Griffith Mar 1981
4257125 Theall Mar 1981
4257126 Theall Mar 1981
4266198 Spada May 1981
4276656 Petryk, Jr. Jun 1981
4281292 Caldarella Jul 1981
4287596 Chari Sep 1981
4292626 Smithlin Sep 1981
4302845 McClaughry Nov 1981
4313206 Woodward Jan 1982
4317211 Quesnell, Jr. Feb 1982
4332027 Malcolm et al. May 1982
4337465 Spracklen et al. Jun 1982
4344038 Streeter Aug 1982
4346452 Groves Aug 1982
4355378 Dennis et al. Oct 1982
4355423 Theall Oct 1982
4361895 Khoudari Nov 1982
4363002 Fuller Dec 1982
4389721 Young et al. Jun 1983
4410889 Bryant et al. Oct 1988
4423414 Bryant et al. Dec 1988
4426714 Ashida Jan 1984
4428061 Skinner et al. Jan 1984
4430651 Bryant et al. Feb 1984
4441162 Lillie Apr 1984
4449119 Hanna et al. May 1984
4449202 Knapp et al. May 1984
4450572 Stewart et al. May 1984
4453229 Schaire Jun 1984
4468791 Masek Aug 1984
4475212 McLean et al. Oct 1984
4493021 Agrawal et al. Jan 1985
4494241 Mayoux Jan 1985
4495574 Hofstetter Jan 1985
4507794 Jones et al. Mar 1985
4510494 Mizokawa et al. Apr 1985
4513329 Gomez et al. Apr 1985
4513427 Borriello et al. Apr 1985
4525848 Simpson Jun 1985
4531223 Ashida Jul 1985
4535297 Puckette Aug 1985
4542420 Kozlik Sep 1985
4545055 Patel Oct 1985
4549290 Bell Oct 1985
4556869 Thomson Dec 1985
4556884 Howells et al. Dec 1985
4562582 Tokura et al. Dec 1985
4565976 Campbell Jan 1986
4567604 Jacksier Jan 1986
4573169 van Gerwen Feb 1986
4575712 Winick Mar 1986
4578799 Scholl Mar 1986
4581725 Pilarcik, Jr. Apr 1986
4592033 Dennis May 1986
4592072 Stewart May 1986
4603322 Blair Jul 1986
4605921 Riddle et al. Aug 1986
4606050 Sekigawa Aug 1986
4606052 Hirzel et al. Aug 1986
4606053 Schroder Aug 1986
4608702 Hirzel et al. Aug 1986
4623997 Tulpule Nov 1986
4625307 Tulpule et al. Nov 1986
4631586 Gennetten et al. Dec 1986
4631733 Spiesman Dec 1986
4635254 Tulpule et al. Jan 1987
4641300 Wurst Feb 1987
4651316 Kocan et al. Mar 1987
4652944 Tindall Mar 1987
4661950 Kobayashi et al. Apr 1987
4661965 Maru Apr 1987
4663706 Allen et al. May 1987
4663743 Rampuria et al. May 1987
4663748 Karbowiak et al. May 1987
4663767 Bodlaj May 1987
4665519 Kirchner et al. May 1987
4667218 Allen et al. May 1987
4667323 Engdahl et al. May 1987
4670872 Cordill Jun 1987
4672605 Hustig Jun 1987
4674086 Szczepanek Jun 1987
4675884 Nakamura et al. Jun 1987
4679193 Jensen et al. Jul 1987
4680811 Harper et al. Jul 1987
4688232 Fox Aug 1987
4695952 Howland Sep 1987
4707823 Holdren et al. Nov 1987
4718011 Patterson, Jr. Jan 1988
4720828 Jones Jan 1988
4727592 Okada et al. Feb 1988
4730250 Girard et al. Mar 1988
4736368 Szczepanek Apr 1988
4740909 Conklin et al. Apr 1988
4745626 Wells May 1988
4746898 Loeppart May 1988
4747100 Roach et al. May 1988
4752942 Iwakami Jun 1988
4759040 Kawata et al. Jul 1988
4763338 Barndt, Sr. Aug 1988
4769723 Tran Sep 1988
4775983 Larimer Oct 1988
4780869 Engdahl et al. Oct 1988
4781427 Husbands et al. Nov 1988
4785448 Reichert et al. Nov 1988
4789961 Tindall Dec 1988
4792753 Iwai Dec 1988
4805197 Van der Jagt et al. Feb 1989
4807260 Solina Feb 1989
4809301 Rhodes Feb 1989
Foreign Referenced Citations (3)
Number Date Country
2234203 Jan 1974 DEX
59-171242 Sep 1984 JPX
2171277 Aug 1986 GBX
Non-Patent Literature Citations (8)
Entry
Norton, "Drop Your Costs, but not Your Bits with a Manchester-Data Decoder," Electronic Design 15, Jul. 19, 1979, pp. 110-116.
Sanders, "Single-Chip Encoder-Decoder Converts NRZ into Manchester Code," Electronics, Jul. 28, 1982, pp. 105-109.
Sanders, "For Data-Comm Links, Manchester Chip Could be Best," Electronic Design, Aug. 5, 1982, pp. 201-212.
Costlow, "From Chip to Work Station, Greater Integration Prevails," Electronic Design, Oct. 27, 1983, pp. 95-100.
Pittroff and Cooper, "VLSI Manchester Encoder-Decoder Suits the Ethernet System," Electronics, Nov. 17, 1983, pp. 148-150.
Haung and Moseley, "Manchester Chip Eases the Design of Ethernet Systems," Electronic Design, Jul. 26, 1984, pp. 221-228.
Rao et al., "Manchester Decoder Using SN-7474", International Journal of Electronics, vol. 49, No. 2, Aug. 1980, pp. 175-177.
Alfke, "Exclusive-OR Gates Simplify Modem Designs," Electrical Design News, vol. 17, No. 18, 1972, p. 2119.