Patent Abstracts of Japan, vol. 11, No. 378 (P-645), Dec. 10, 1987 and JP 62-147530 A (Hitachi Ltd.) Jul. 1, 1987. |
J. Cortadella et al: "Designing a Branch Target Buffer for Executing Branches with Zero Time Cost in a Risc Processor" Microprocessing & Microprogramming, vol. 24, No. 1-5, Aug. 1988, pp. 573-580, XP000038090. |
A.M. Gonzalez: "A survey of branch techniques in pipelined processors" Microporcessing & Microprogramming, vol. 36, No. 5, Oct. 1993, pp. 243-257, XP000397907. |
M. J. Mahon et al: "Hewlett-Packard Precision Architecture: The Processor" Hewlett-Packard Journal, vol. 37, No. 8, Aug. 1986, pp. 4-21, XP000211314. |
G.B. Steven, et al., "ALU design and processor branch architecture" Microprocessing and Microprogramming, vol. 36, No. 5, Oct. 1993, Amsterdam, NL, pp. 259-278. |
J.A. Derosa, et al., "An Evaluation of Branch Architectures" Proceedings of the 14.sup.th Annual International Symposium O Computer Architecture, Jun. 2-5, 1987, Pittsburgh, PA, US, pp. 10-16. |