Claims
- 1. A circuit coupled to an output device, the circuit comprising at least one transistor device adapted to limit a duration of a high voltage across the output device thereby reducing hot carrier injection stress.
- 2. The circuit of claim 1, further comprising two stacked transistor devices coupled to the output device.
- 3. The circuit of claim 1, wherein said transistor device comprises at least one p-channel transistor coupled to the output device.
- 4. The circuit of claim 1, wherein said transistor device comprises two stacked p-channel transistors coupled to the output device.
- 5. The circuit of claim 1, wherein the output device comprises at least one n-channel output transistor.
- 6. The circuit of claim 1, wherein the output device comprises two stacked n-channel transistors.
- 7. An integrated circuit comprising:
an output circuit; and a stress circuit coupled to at least said output circuit and adapted to limit a duration of a high voltage across said output circuit thereby reducing hot carrier injection stress.
- 8. The integrated circuit of claim 7, wherein said stress circuit comprises stacked transistors.
- 9. An integrated circuit comprising:
an IO PAD; an output circuit coupled to at least said IO PAD; and a stress circuit coupled to at least said output circuit and adapted to limit a duration of a high voltage across said output circuit when said output circuit is enabled, thereby reducing stress on said output circuit.
- 10. The integrated circuit of claim 9, wherein said stress circuit comprises at least one transistor.
- 11. The integrated circuit of claim 10, wherein said transistor comprises at least one p-channel transistor.
- 12. The integrated circuit of claim 10, wherein said transistor comprises two stacked p-channel transistors.
- 13. The integrated circuit of claim 9, wherein said output circuit comprises at least one transistor.
- 14. The integrated circuit of claim 13, wherein said transistor comprises an n-channel transistor.
- 15. The integrated circuit of claim 13, wherein said transistor comprises two stacked n-channel transistors.
- 16. The method of controlling hot carrier injection stress comprising limiting a duration of a high voltage across an output device.
- 17. The method of claim 16, further comprising using a stress circuit to limit said duration of said high voltage across said output device when said output device is enabled.
- 18. A method of reducing stress across an output circuit, comprising:
determining if the output circuit is tri-stated; determining if a PAD voltage is greater than a predetermined voltage level; enabling the output circuit; turning on a stress circuit, dissipating a voltage across the output circuit; and preventing the output circuit from experiencing HCI stress.
- 19. A method of reducing hot carrier injection stress in an integrated circuit comprising:
enabling an output device in the integrated circuit; and limiting a duration of a high voltage across said output device.
- 20. The method of claim 19, further comprising determining if a voltage on an IO PAD is greater than an IO power supply voltage.
- 21. The method of claim 19, further comprising turning on at least one n-channel transistor of said output device.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to, and claims benefit of and priority from, Provisional Application Serial No. 60/402,770 filed on Aug. 12, 2002 (Attorney Docket No. 1772-13693US01), titled “A Method and Circuit for Reducing HCI Stress”, the complete subject matter of which is incorporated herein by reference in its entirety.
[0002] Further Provisional Application Serial No. 60/402,771 filed on Aug. 12, 2002 (Attorney Docket No. 1772-13580US01), titled “A 5 Volt Tolerant IO Scheme Using Low Voltage Devices” and patent application Ser. No. 10/370,392 filed on Feb. 19, 2003 (Attorney Docket No. 1772-13580US02), titled “A 5 Volt Tolerant IO Scheme Using Low Voltage Devices” are each incorporated herein by reference in their entirety.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60402770 |
Aug 2002 |
US |
|
60402771 |
Aug 2002 |
US |