Claims
- 1. Method for demodulation of a time discrete frequency modulated digitized signal arriving as digital samples at a constant repetition rate of a clock period TA between consecutive samples, including delay lines through which the signal to be demodulated is conducted, the method which comprises:
- taking a first sample at the initial time T and a second sample after two clock periods and a third sample after one clock period respectively,
- adding the digital value of said first and second sample forming their sum,
- dividing said sum by the digital value of said third sample forming a division, said division being proportional to a sample of the demodulated signal.
- 2. Method according to claim 1 which comprises dividing said sum of said first and second samples by twice the value of said third sample, and forming the arc-cosine of said division.
- 3. Circuit for demodulation of a time discrete frequency modulated, digitized signal arriving at the circuit as digital samples at a constant repetition rate of one clock period TA between consecutive samples, the circuit which comprises:
- a circuit input for receiving the frequency modulated signal as successive first second and third samples;
- a first delay line having a delay of one clock period for receiving the first one of said digital samples and forming the third digital sample that is delayed one clock period from the first sample,
- a second delay line having a delay of one clock period TA for receiving said third digital sample and forming the second digital sample that is delayed two clock periods from said first sample,
- a summing circuit having a first and a second summing input and an output, said first and second summing inputs for receiving respectively said first and second digital samples and forming at its output the digital value of the sum of the digital values of said first and second samples,
- a dividing circuit having a divisor input, a dividend input and a division output, said dividend input for receiving said digital value of said sum, said divisor input for receiving said third digital sample,
- the division output forming a digital sample of the demodulated signal.
- 4. Circuit for demodulation of a frequency modulated signal according to claim 3 wherein said dividing circuit further comprises a read only memory having Y addresses and X addresses having respective Y and X address inputs for respectively receiving a Y-address signal forming said dividend input and an X-address signal forming said divisor input, a plurality of memory conjunctions each having a content being equal to the Y-address signal divided by the X-address signal and being addressable by said Y-address and said X-address, said plurality equal to the number of Y-addresses multiplied by the number of X-addresses and an output being equal to the content of the conjunction addressed by said X-address and said Y-address input signals, the content thereof being equal to a sample of the demodulated signal.
- 5. Circuit according to claim 4 wherein said content of each of said conjunctions is equal to the arc-cosine of the Y-address divided by two times the X-address.
- 6. A method of demodulating a frequency modulated signal consisting of discrete sequential digital samples each representing an instantaneous frequency F in time of the signal, the samples being separated by a constant time increment T.sub.A, comprising passing the samples through at least two delay lines, each having a delay time equal to T.sub.A, taking a first sample at a time equal to nT.sub.A, wherein n is a given integer; taking a second sample at the time equal to nT.sub.A =2TA; taking a third sample at a time equal to nT.sub.A +T.sub.A ; forming a sum of the first and second sample; dividing the sum by two times the third sample; forming the demodulated signal as the arc cos function of the division.
- 7. A method as claimed in claim 6 wherein for the case of a ratio of the instantaneous frequency of the signal to be demodulated and the sampling frequency being equal to 0.25 or 0.75, including adding the digital samples at points of time T and T+2T.sub.A, and dividing the sum by a number which is proportional to the digital sample at the point of time T+T.sub.A.
- 8. A method as claimed in claim 6, using at least a first and a second delay line each having an input and an output, an adder having first and second inputs and a sum output, a read-only memory having a plurality of Y and X addresses divided into a respective Y and X address group, and Y times X addressable memory conjunctions, each memory conjunction containing the division of the Y-address by the X-address, the signal to be demodulated being connected to the input of the first delay line and to the first input of the adder; comprising connecting the output of the first delay line to the input of the second delay line and to the X-address group; addressing the conjunction containing the division respectively being addressed, and reading the demodulated signal as the division from the output of the read-only memory.
- 9. A method as claimed in claim 6, using at least a first and a second delay line each having an input, an output, a junction point between the two delay lines, an adder having first and second inputs and a sum output, a computing unit having first and second inputs and an output, for computing the division of the sum output by the first delay line output, and for computing the arc cos of the division; comprising connecting the junction point to the first input of the computing unit, connecting the output of the adder to the second input of the computing unit; and reading the demodulated signal as the arc cos function at the output of the computing unit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3030853 |
Aug 1980 |
DEX |
|
BACKGROUND OF THE INVENTION
This is a continuation-in-part of application Ser. No. 715,518, filed Mar. 25, 1985, now abandoned, which was a continuation of application Ser. No. 627,495, filed July 6, 1984, now abandoned; which was a continuation of application Ser. No. 290,330, filed Aug. 5, 1981, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4035735 |
Akashi et al. |
Jul 1977 |
|
4054841 |
Henaff et al. |
Oct 1977 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
627495 |
Jul 1984 |
|
Parent |
290330 |
Aug 1981 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
715518 |
Mar 1985 |
|