The disclosures herein relate in general to electronic circuitry, and in particular to a method and circuitry for multi-stage amplification.
The first stage 102 applies the gain Gm1 to amplify a difference (“ΔNIN”) between S00's voltage (“VIN+”) and S01's voltage (“VIN−”). Similarly, the second stage 104 applies the gain Gm2 to amplify a difference (“ΔV1”) between a line S10's voltage (“V10”) and a line S11's voltage (“V11”). Accordingly: (a) in response to ΔVIN, the first stage 102 generates a difference (“ΔI1”) between S01's current (“I10”) and S11's current (“I11”); and (b) in response to ΔV1, the second stage 104 generates a difference (“ΔI2”) between a line S20's current (“I20”) and a line S21's current (“I21”).
As shown in
By comparison, with L1, L2, R10, R11, R20 and R21: (a) in the region 208, a dominant contribution to the 3 dB bandwidth region 204 is provided by R10, R11, R20 and R21; and (b) in a bandwidth expansion region 210, a significant contribution to the 3 dB bandwidth region 204 is provided by L1 and L2, in addition to contribution by R10, R11, R20 and R21.
Nevertheless, the amplifier 100 has shortcomings. For example, the amplifier 100 has one passive magnetic component (e.g., inductor) per stage. As a precaution against possible interference through magnetic field coupling (e.g., between coil windings of nearby inductors), a spacing is imposed between those passive magnetic components, which increases silicon area in an integrated circuit that contains the amplifier 100.
In an amplifier, a first stage receives a differential input voltage, which is formed by first and second input voltages, and outputs a first differential current in response thereto on first and second lines having respective first and second line voltages. A second stage receives the first and second line voltages and outputs a second differential current in response thereto on third and fourth lines having respective third and fourth line voltages. A transformer includes first and second coils. A first terminal of the first coil is coupled through a first resistor to the first line. A second terminal of the first coil is coupled through a second resistor to the second line. A first terminal of the second coil is coupled through a third resistor to the third line. A second terminal of the second coil is coupled through a fourth resistor to the fourth line.
The first and second stages 102 and 104 are transconductance amplifiers whose gains are Gm1 and Gm2, respectively. The first stage 102 applies the gain Gm1 to amplify the difference (“ΔNIN”) between VIN+ and VIN−. Similarly, the second stage 104 applies the gain Gm2 to amplify the difference (“ΔV1”) between S10's voltage (“V10”) and S11's voltage (“V11”). Accordingly: (a) in response to ΔVIN, the first stage 102 generates the difference (“ΔI1”) between S10's current (“I10”) and S11's current (“I11”); and (b) in response to ΔV1, the second stage 104 generates the difference (“ΔI2”) between S20's current (“I20”) and S21's current (“I21”).
In this example: (a) if ΔVIN is positive, then ΔI1 is negative; and (b) conversely, if ΔVIN is negative, then ΔI1 is positive. Similarly, in this example: (a) if ΔV1 is positive, then ΔI2 is negative; and (b) conversely, if ΔV1 is negative, then ΔI2 is positive.
The transformer 302 includes first and second coils 304 and 306. As shown in
If the transformer 302 is ideal, lossless and perfectly coupled, then V2=n·V1, I2=I1/n, and PIN=POUT, where: (a) V1 is a voltage across the first and second terminals of the coil 304; (b) V2 is a voltage across the first and second terminals of the coil 306; (c) I1 is a current through the coil 304; (d) I2 is a current through the coil 306; (e) n is a winding turns ratio between the coils 304 and 306, so that n equals winding turns of the coil 306 divided by winding turns of the coil 304; (f) V1·I1=PIN, which is input power of the transformer 302; and (g) V2·I2=POUT, which is output power of the transformer 302.
The coil 304 provides passive impedance boost to the output lines S10 and S11 of the stage 102. Similarly, the coil 306 provides passive impedance boost to the output lines S20 and S21 of the stage 104. Also, due to coupling between the coils 304 and 306: (a) the coil 304 provides active feedback to the output lines S20 and S21 of the stage 104; and (b) the coil 306 provides active feedback to the output lines S10 and S11 of the stage 102. Such active feedback reduces cost and size of the transformer 302.
Moreover, the stages 102 and 104 can be spaced more closely to one another, which reduces silicon area in an integrated circuit that contains the amplifier 300. For example, the amplifier 300 includes one transformer (e.g., the transformer 302) per two stages (e.g., the stages 102 and 104), instead of one passive magnetic component per stage. Also, instead of avoiding magnetic field coupling, the transformer 302 contains a magnetic field with controlled H-field coupling between the coils 304 and 306. Such containment reduces proliferation (adulteration) between nearby circuitry (e.g., nearby magnetic devices).
For these various reasons, 3 dB bandwidth of the amplifier 300 is expanded. For this purpose of bandwidth expansion, the quality factor (“QF”) of the transformer 302 is not required to be high. Accordingly, the amplifier 300 can have a reduced form factor.
Although illustrative embodiments have been shown and described by way of example, a wide range of alternative embodiments is possible within the scope of the foregoing disclosure.
This application claims priority to U.S. Provisional Patent Application Ser. No. 61/884,444, filed Sep. 30, 2013, entitled METHOD AND CIRCUITRY FOR MULTI-STAGE AMPLIFICATION, naming Swaminathan Sankaran et al. as inventors, which is hereby fully incorporated herein by reference for all purposes.
Number | Date | Country | |
---|---|---|---|
61884444 | Sep 2013 | US |