1. Field of the invention
The present invention relates to a method and device for ESD protection, and more particularly to a method and device for raising ESD endurance of a display.
2. Description of the Related Art
ESD management is an increased reliability issue in complementary metal oxide semiconductor (CMOS) integrated circuits (ICs) due to technology scaling and high frequency requirements. For radio frequency (RF) ICs, on-chip ESD protection design suffers from several limitations, such as low parasitic capacitance, constant input capacitance, and insensitivity to substrate coupling noises. In order to fulfill these requirements, diodes are commonly used for ESD protection in I/O circuits.
In the above, the power-rail ESD clamp circuit is important for improving the ESD protection in IC products, but must be triggered efficiently during ESD events.
Thin film transistor (TFT) of low temperature poly-silicon (LTPS) has higher mobility and lower threshold voltage, but displays composed LTPS-TFT accumulate significant charge, posing danger to transistors of internal driving circuits. Therefore, an ESD protection circuit is necessary for an LTPS-TFT display.
Generally, the conventional ESD protection circuit is disposed as a “lateral layout” as shown in
Accordingly, the present invention provides a novel layout of ESD protection circuits for a display with enhanced protection and increased the utility rate of the peripheral area. Generally, the present invention provides a circuit configuration for ESD protection of electronic elements by coupling the input terminal To for static discharge to the input terminal Ti to internal circuits of the electronic elements, in a manner in which ESD protection units are arranged in parallel between To and Ti.
To achieve the above objects, the invention provides an electrostatic discharge (ESD) protection device for an electronic element, which comprises a first terminal coupled to an electrostatic source, a second terminal coupled to the electronic element, a circuit conductively coupling the first terminal to the second terminal, wherein the circuit comprises a plurality of signal lines coupled in parallel between the first and second terminals, and a plurality of ESD units each coupled to a signal line.
The invention further provides an electrostatic discharge (ESD) protection method of a display, which comprises dividing a first input signal line into a plurality of second input signal lines, joining the plurality of second input signal lines to form a third input signal line, coupling to an array circuit of the display, and respectively disposing an ESD protection unit corresponding to each of the plurality of second input signal lines, whereby an ESD pulse from the first input signal line is divided among the plurality of second input signal lines and discharged by the ESD protection unit.
According to the invention, the ESD protection unit may include a diode and/or a metal-oxide-semiconductor transistor, and preferably couples to a power line with a power supply voltage, or a reference voltage.
The display may be an amorphous-silicon thin-film-transistor (TFT) liquid crystal display ,low-temperature poly-silicon (LTPS) TFT liquid crystal display or organic light emitting display (OLED), and the third input signal line may be electrically connected to a gate line or a date line of the display.
The ESD pulse divided among the plurality of second input signal lines enables the ESD protection unit and may be discharged to the power line with the power supply voltage, or the power line with the reference voltage.
The second input signal line preferably has a line width less than that of the first input signal line.
The ESD protection device of the invention preferably further comprises a dividing part between the first input signal line and the second input signal lines, and a joining part between the second input signal lines and the third input signal line, wherein both the dividing part and the joining part have a line width greater than that of the first input signal line and the sum of the second input signal lines.
Accordingly, an ESD protection method and device are presented by modifying the layout of the ESD protection circuit. An input signal line is separated into a plurality of sub-signal lines, and an ESD protection unit is correspondingly disposed around each of the sub-signal lines to form an ESD protection circuit, thereby increasing the utility rate of the peripheral area, furthering the switching speed of each ESD protection circuit, and enhancing the ESD protection ability of the display.
The present invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The ESD protection units of the invention may be fabricated before or after formation of the input signal lines. In the embodiment, ESD protection units of PMOS transistors MP1-MPn and NMOS transistors MN1-MNn, equivalent to diodes, are fabricated after input-signal-line fabrication. In addition, diodes may be applied rather than the MOS transistors (MP1-MPn and MN1-MNn).
Accordingly, the ESD protection device of the embodiment comprises the first input signal line T1, the second input signal lines T2 separated from the first input signal line T1, the third input signal line T3 joined to the second input signal lines T2, and a plurality of ESD protection units (MPi-MPn and MN1-MNn) corresponding to the second input signal lines T2, whereby an ESD pulse from the first input signal line T1 is divided among the second input signal lines T2 and discharged by the ESD protection units (MP1-MPn and MN1-MNn)
Furthermore, as shown in
Moreover, the ESD protection units (MP1-MPn and MN1-MNn), respectively disposed around the second input signal lines T2, form a compact layout to increase the utility rate of the periphery. The ESD protection units (MP1-MPn and MN1-MNn), coupling to the second input signal lines T2, are also coupled to a power line with a power supply voltage (Vdd or Vss). The ESD protection units (MP1-MPn and MN1-MNn) may also be coupled to a power line with a reference voltage, such as ground (not shown).
With the inventive ESD protection device disposed prior to an input signal line, a liquid crystal display, particularly an LTPS liquid crystal display, is protected from ESD damage.
Thus, electrostatic charges are divided from the first input signal line T1 into the second input signal lines T2 and the ESD protection units (MP1-MPn and MN1-MNn). The ESD protection units (MP1-MPn and MN1-MNn) are then switched on and the electrostatic charges discharged to the power lines, protecting the internal driving circuit from damage.
According to the inventive ESD protection method, a first input signal line T1 is divided among a plurality of second input signal lines T2 in parallel, each having a line width less than that of the first input signal line T1. The second input signal lines T2 are then joined to form a third input signal line T3, coupling to an internal driving circuit of the LCD (not shown). ESD protection units (MP1-MPn and MN1-MNn) are then respectively formed corresponding to each of the second input signal lines T2, whereby an ESD pulse from the first input signal line T1 is divided among the second input signal lines T2 and discharged by the ESD protection units (MP1-MPn and MN1-MNn).
The inventive ESD protection method and device are applicable to displays using TFTs as switching elements, such as amorphous-silicon TFT-LCDs, LTPS TFT-LCDs or OLEDs. The third input signal line T3 is coupled to a gate line or a data line of the liquid crystal display. ESD pulses entering the first input signal line T1 are divided among the second input signal lines T2 and the ESD protection units (MP1-MPn and MN1-MNn). The ESD protection units (MP1-MPn and MN1-MNn) are then switched on and the ESD pulse discharged to the power lines, away from the second input signal lines T2, and is prevented from entering the third input signal line T3, such that gate line or the data line of the LCD is protected from ESD damage.
It should be noted that each gate line or data line of the display panel 1 requires an ESD protection unit separately as in
The foregoing description has been presented for purposes of illustration and description. Obvious modifications or variations are possible in light of the above teaching. The embodiments were chosen and described to provide the best illustration of the principles of this invention and its practical application to thereby enable those skilled in the art to utilize the invention in various embodiments and with various modifications as are suited to the particular use contemplated. All such modifications and variations are within the scope of the present invention as determined by the appended claims when interpreted in accordance with the breadth to which they are fairly, legally, and equitably entitled.
Number | Date | Country | Kind |
---|---|---|---|
93105494 | Mar 2004 | TW | national |