This application claims priority from international application PCT/EP01/05987, which claims priority from DE 100 26 739.4 filed May 30, 2000.
The present invention relates to the field of video image processing, and in particular to correcting the phase of a vertically distorted digital picture, such as a digital television picture.
Television signals are often displayed using interlaced scanning. As is shown in
As shown in
This phase offset must be taken into account at the beginning, when generating the second picture.
The preceding description assumes a vertical decimation factor VDEC that is constant over the full picture or the half picture. However, for certain applications and for displaying certain effects, it may be desirable to create digital pictures by the interlaced scanning method, with a vertical distortion that changes as a function of vertical position. For example, expansion or compression of a picture or the display of a vertical panorama effect requires a change of the vertical decimation factor or expansion factor over the picture. The vertical decimation factor VDEC thus becomes a function of the line of the half picture, i.e. VDEC=VDEC(L), where L designates the particular line of the half picture. For displaying other effects, it is also conceivable to make the vertical decimation factor also dependent on other parameters, for example the pixel position, et cetera. However, to calculate a phase correction factor for the second half picture, so as to take into account the phase offset between the second half picture and the first half picture, only the vertical decimation factor VDEC on the line is relevant. The following therefore holds for the phase offset:
It is necessary to perform a phase correction for the second half picture, since otherwise an undesirable picture distortion, which is perceived as interference, occurs in the vertical direction during the course of the picture.
There is a need for a system and method of correcting the phase of a vertically distorted digital picture.
The phase correction signal for the second half picture is derived from a signal which contains information about the change of the vertical decimation factor of the second digital half picture. If the vertical decimation factor changes as a function of the line, the phase correction signal is determined for each individual line of the second half picture.
The phase correction vphscor can be determined in accordance with the following relation, where vinc(L) designates the vertical increment of the vertical decimation factor, i.e. the change of the vertical decimation factor in the vertical direction:
The circuit needed for the phase correction can be constructed of only two adders with feedback, one limiter, a multiplexer, and an additional adder.
The present invention can be used generally in the field of digital picture processing, especially in the field of digital television technology. A unit for picture processing with vertical picture distortion using the interlaced scanning method, based on the present invention, can be situated both before and after an appropriate picture memory. That is, the principle on which the present invention is based can be applied generally to a vertical distortion both before and after a picture memory.
These and other objects, features and advantages of the present invention will become more apparent in light of the following detailed description of preferred embodiments thereof, as illustrated in the accompanying drawings.
The signal vphase(L) on the line 105 designates the weighting between two original lines of the digital full picture, which is used by the interpolation stage 104 to calculate the decimated picture lines of the two digital half pictures and the corresponding digital picture data. The interpolation phase generator 103 calculates the vertical interpolation phase vphase(L) on the line 105 as a function of a vertical scale factor vscale(L) on a line 107, and of a vertical phase correction vphscor(L) on a line 109, which is generated by the phase correction circuit 102. The vertical scale factor vscale(L) on the line 107 is a measure of the vertical decimation factor VDEC(L). A vertical increment vinc(L) signal on line 111 is input to the panorama generator 101 and the phase correction circuit 102. This vertical increment describes the change of the vertical decimation factor (i.e., vinc(L)=0 if ΔVDEC(L)=0). The values and signals vinc(L), vscale(L), vphscor(L), and vphase(L) are each a function of the line L of the digital full picture and of the particular second digital half picture under consideration.
Without considering this vertical phase correction vphscor(L), the vertical decimation factor VDEC(L), as a function of the vertical scale factor vscale(L) of the interpolation phase generator 103, is defined as follows:
As with the phase correction for the second half picture with a constant vertical decimation factor, with a variable vertical decimation factor the phase must be corrected for each new value of the vertical interpolation phase vphase(L). The phase correction is calculated as follows:
One thus obtains:
Here we assume the convention VDEC(L)=vscale(L). A mathematical simplification and approximation then yields:
If the vertical increment, as already described, is now described by the change of the vertical scale factor and of the vertical decimation factor, that is if:
the phase correction can be derived directly from the vertical increment, as follows:
vphscor(L)=½·vinc(L) (9)
The phase correction signal vphscor(L) for the second half picture can thus be derived directly from the increment vinc(L), which serves as the basis for the vertical scale factor vscale(L). The vertical scale factor vscale(L) serves as the control signal for generating the phase information vphase(L) for the interpolation by the interpolation stage 104. Due to the above relation set forth in EQ. (8), the following relation holds:
vscale(L)=vscale(L−1)+vinc(L) (10)
or
vinc(L)=vscale(L)−vscale(L−1) (11)
The structure of an accumulator, shown in
In addition, a limiter 205 is inserted into the feedback path, to prevent overflow of the register 209. The reference symbols n, u and v again designate the word width of the respectively transmitted data words.
As shown in
As shown in
Although the present invention has been shown and described with respect to several preferred embodiments thereof, various changes, omissions and additions to the form and detail thereof, may be made therein, without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
100 26 739 | May 2000 | DE | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/EP01/05987 | 5/25/2001 | WO | 00 | 5/7/2002 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO01/93569 | 12/6/2001 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4658293 | Arai et al. | Apr 1987 | A |
5089893 | Iwase | Feb 1992 | A |
5181115 | Flamm et al. | Jan 1993 | A |
5283651 | Ishizuka | Feb 1994 | A |
5532742 | Kusaka et al. | Jul 1996 | A |
5534934 | Katsumata et al. | Jul 1996 | A |
5574508 | Diamont | Nov 1996 | A |
5621870 | Shyu et al. | Apr 1997 | A |
Number | Date | Country | |
---|---|---|---|
20020176021 A1 | Nov 2002 | US |