Information
-
Patent Grant
-
5786718
-
Patent Number
5,786,718
-
Date Filed
Wednesday, May 22, 199628 years ago
-
Date Issued
Tuesday, July 28, 199826 years ago
-
Inventors
-
Original Assignees
-
Examiners
Agents
- IP Group of Pillsbury Madison & Sutro LLP
-
CPC
-
US Classifications
Field of Search
US
- 327 141
- 327 142
- 327 146
- 327 147
- 327 155
- 327 156
- 327 158
- 327 159
- 327 161
- 327 164
- 327 165
- 327 166
- 327 170
- 327 172
- 327 174
- 327 175
- 327 176
- 327 178
-
International Classifications
-
Abstract
The present invention relates to a method and device for symmetrizing a clock signal. The leading or trailing edge of each pulse of the clock signal (F.sub.in) to be symmetrized is used for forming the first edge of the pulse of the corresponding symmetrized clock signal (F.sub.out). The pulse ratio of the symmetrized clock signal is measured; and on the basis of the measured pulse ratio, the time constant circuit (R1, C1), determining the location of the second edge of the pulse of the symmetrized clock signal, is adjusted by means of a control loop (R6, C2, A) in such a manner that the second edge of the pulse of the symmetrized clock signal (F.sub.out) settles in a desired position in the symmetrized clock signal. (FIG. 1)
Description
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a method and device for symmetrizing a clock signal.
2. Background
Various components such as microprocessors have strict quality requirements regarding the symmetry of the pulse ratio of the clock signal they used, especially in operating near the upper frequency limit specified for their components.
The symmetrization of a clock signal can be carried out automatically using a regulator comprising a feed-back loop. In a known (e.g. U.S. Pat. No.4,959,557) device, a clock signal is applied as AC-coupled via a low pass filter to a buffer circuit, from the output of which a symmetrized clock signal is obtained. The regulation of the pulse ratio is implemented by feeding the output signal of the buffer circuit to an integrator, from which a DC voltage proportional to the pulse ratio of the signal is obtained. This voltage is compared with the desired set value voltage of the pulse ratio in an amplifier, which produces a control voltage on the basis of the measured and the set-value voltage. This control voltage is passed as a bias voltage to the same input of the buffer circuit where the clock signal to be symmetrized has also been passed. The trigger level, which the buffer circuit detects in the incoming clock signal, is controlled by the bias voltage .
Since the leading and trailing edges of the incoming clock signal have been graded by the low pass filter, the pulse ratio of the output signal of the buffer circuit also changes as the bias voltage changes. The controller seeks to find such a trigger level from the incoming clock signal above and below which level the durations of the clock signal states are equally long.
The pulse ratio of commercially available conventional crystal oscillators is normally promised to be about 40/60. If a better pulse ratio is desired, the price of the oscillator goes up considerably. If the pulse ratio is adjusted manually, the productional testing costs of the manufactured device increase.
The disadvantages of the known device based on a feedback control loop are the following:
it restricts the pulse ratio of an incoming signal, whereby the device seeks to find such a trigger level from the incoming signal above and below which level the periods of the signal are equally long. If the pulse ratio of an incoming signal is sufficiently poor, this kind of trigger level will not be found.
the accuracy of adjustment is dependent on the pulse ratio of an incoming signal.
both edges of the clock signal produced by the device are in random phase with respect to the phases of the edges of an incoming clock signal, i.e. it is not possible to use the device in decentralized applications, in which the phase of either edge of an incoming clock signal has to be maintained.
SUMMARY OF THE INVENTION
The object of the present invention is to provide a method and device for symmetrizing a clock signal without the above-mentioned restrictions and disadvantages. To achieve this, the method of the invention is characterized in that the leading or trailing edge of each pulse of the clock signal to be symmetrized is used for forming the first edge of the pulse of the corresponding symmetrized clock signal; the pulse ratio of the symmetrized clock signal is measured; and on the basis of the measured pulse ratio, the time constant circuit determining the location of the second edge of the pulse of the symmetrized clock signal is adjusted by means of a control loop in such a manner that the second edge of the pulse of the symmetrized clock signal settles in a desired position in the symmetrized clock signal.
By means of the method according to the invention, it is possible to symmetrize even a clock signal with a poor pulse ratio so as to be suitable for use in applications of critical timing. The implementation of the device of the invention is simple. The restrictions of the solution based on a known controller have been obviated by forming one edge of the symmetrized clock signal directly from the clock signal to be symmetrized, and the other edge by means of an independently adjustable time constant circuit.
The device of the invention and the other preferred embodiments of the invention are characterized by what is presented in the claims that will follow later.
BRIEF DESCRIPTION OF THE DRAWINGS
In the following, the invention will be described in more detail by means of an example with reference to the accompanying drawing, in which
FIG. 1 shows the device of the invention for symmetrizing a clock signal, and
FIG. 2 shows a timing diagram relating to the circuit according to FIG. 1.
BRIEF DESCRIPTION OF THE PRESENTLY PREFERRED EXEMPLARY EMBODIMENTS
In FIG. 1, the incoming clock signal F.sub.in to be symmetrized is passed as a clock to a D-flip-flop circuit IC. A 1-state signal is obtained at the leading edge of the clock signal F.sub.in from the output Q of the IC. At the same moment, a 0-state signal is obtained from the output Q of the IC, whereby the voltage of a diode D1 changes to reverse.
The signal R of the D-flip-flop IC is connected to a time constant circuit R1 and C1. By means of a voltage V.sub.adj the voltage of a capacitor C1 is discharged until the IC detects the signal R. At this moment, the output Q, of the D-flip-flop changes to state 0, and the output Q to state 1, whereby the capacitor C1 is charged through the diode D1 to a constant voltage, and the signal R is deactivated.
The phases mentioned above are repeated after each leading edge of the incoming signal. A clock signal F.sub.out is thus obtained from the output of the D-flip-flop IC, the leading edge of this clock signal coinciding with the leading edge of the incoming clock signal F.sub.in to be symmetrized, and the position of the trailing edge of this clock signal being determined by the time constant circuit R1 and C1.
The formed F.sub.out signal is symmetrized by using a feedback control loop. The clock signal F.sub.out is applied to an integrator R6 and C2 ; and a DC voltage V.sub.d, which is proportional to the pulse ratio of the F.sub.out signal and which is obtained from the output of the integrator R6 and C2, is applied to the inverting input of an operational amplifier A. A voltage V.sub.ref corresponding to the set value of the pulse ratio is also applied to the amplifier A via a voltage divider R4 and R5.
The amplifier A compares the voltage V.sub.d, which is proportional to the pulse ratio of the formed clock signal F.sub.out, with the set value voltage V.sub.ref and forms a control voltage V.sub.adj, by which the time constant circuit R1 and C1 is controlled. If the length of the 1-state of the formed clock signal is too great with respect to the length of the 0-state, the amplifier A reduces the control voltage V.sub.adj. The capacitor Cl is thus discharged faster, and the signal R is activated earlier, whereby the pulse ratio is corrected. If the 0-state of the clock signal F.sub.out is too long, the amplifier A increases the control voltage V.sub.adj, whereby the signal R is activated later.
As a final result, a symmetrized clock signal F.sub.out is obtained from the D-flip-flop IC. The values of the time constant circuit R1 and C1 are dimensioned according to the frequency of the used clock signal. The accuracy of the dimensioning also affects the obtained accuracy of the adjustment.
The device of the invention can be used for symmetrizing clock signals at digital telephone exchanges; for instance, a clock signal of the frequency of 16.384 MHz formed by the crystal oscillator of the synchronization unit of a Nokia DX 200 exchange. In the following, the part list of the device suitable for this purpose is presented with references according to FIG. 1.
______________________________________F.sub.in = 16.384 MHz, V.sub.ref = 2.5 V______________________________________IC 74AC74 R5 1 k.OMEGA.A LF356 R6 1 k.OMEGA.R1 270 .OMEGA. C1 47 pFR2 10 k.OMEGA. C2 100 nFR3 1 k.OMEGA. D1 1N4153R4 10 k.OMEGA.______________________________________
All the components in the above part list are standard components, the acquisition and use of which are obvious to a professional in the art. Furthermore, it is apparent that the component values of the time constant circuit must be dimensioned application-specifically according to the frequency of the clock signal to be symmetrized.
In this case, the gain of the amplifier A is selected to be -10. The amplifier compares the reference voltage V.sub.ref (+2.5 V) of the set pulse ratio with the voltage V.sub.d, which is proportional to the pulse ratio of the formed clock signal. The amplifier A seeks to adjust the voltage V.sub.d to the set value V.sub.ref.
It is apparent to a professional in the art that the different embodiments of the invention are not restricted to the example presented above, but that they can vary within the scope of the appended claims.
Claims
- 1. A device for creating a symmetrized output clock signal from an input clock signal, each of the input and output clock signals comprising pulses having a first edge, a second edge and a pulse ratio, wherein the device comprises:
- a pulse shaping circuit coupled to the input clock signal for forming at the first edge of each pulse of the input clock signal the first edge of each corresponding pulse of the output clock signal;
- measuring means for measuring the pulse ratio of the output clock signal and producing a signal representing the pulse ratio,
- a control circuit operationally coupled to the measuring means for forming control voltage;
- a time constant circuit operationally coupled to the control circuit; the time constant circuit having an output voltage a slew rate of which is dependent on the control voltage; and wherein
- the output voltage of the time constant circuit is operationally coupled to the pulse shaping circuit which is arranged to form the second edge of each pulse of the output clock signal in response to the output voltage of the time constant circuit reaching a level detectable by the pulse shaping circuit;
- said pulse shaping circuit being a flip-flop comprising a first input and a second input, wherein the first input is a clock input connected to the input clock signal and the second input is a reset input connected to the time constant circuit.
- 2. A device according to claim 1 wherein the control circuit comprises an amplifier being arranged to compare the signal representing the pulse ratio with a pre-set level, and to form the control voltage to the time constant circuit on the basis of the comparison.
- 3. A device according to claim 1 wherein the time constant circuit comprises an energy storing element connected such that:
- the control circuit is arranged to discharge the energy storing element from its maximum value towards the control voltage beginning at the first edge of the output clock signal; and
- the pulse shaping circuit is arranged to charge the energy storing element towards its maximum value beginning at the second edge of the output clock signal.
- 4. A device for creating a symmetrized output clock signal from an input clock signal each of the input and output clock signals comprising pulses having a first edge, a second edge and a pulse ratio, wherein the device comprises:
- a pulse shaping circuit coupled to the input clock signal for forming at the first edge of each pulse of the input clock signal the first edge of each corresponding pulse of the output clock signal;
- measuring means for measuring the pulse ratio of the output clock signal and producing a signal representing the pulse ratio;
- a control circuit operationally coupled to the measuring means for forming control voltage;
- a time constant circuit operationally coupled to the control circuit; the time constant circuit having an output voltage a slew rate of which is dependent on the control voltage; and wherein
- the output voltage of the time constant circuit is operationally coupled to the pulse shaping circuit which is arranged to form the second edge of each pulse of the output clock signal in response to the output voltage of the time constant circuit reaching a level detectable by the pulse shaping circuit;
- said pulse shaping circuit being a flip-flop comprising a first input and a second input, wherein the first input is a clock input connected to the input clock signal and the second input is a reset input connected to the time constant circuit;
- the time constant circuit essentially consisting of one resistor and one capacitor connected to the reset input.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
102e Date |
371c Date |
PCT/FI94/00525 |
11/24/1994 |
|
|
5/22/1996 |
5/22/1996 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO95/15030 |
6/1/1995 |
|
|
US Referenced Citations (3)
Foreign Referenced Citations (9)
Number |
Date |
Country |
343 899 |
Nov 1989 |
EPX |
362293815 |
Dec 1987 |
JPX |
363013519 |
Jan 1988 |
JPX |
363246025 |
Oct 1988 |
JPX |
403117913 |
May 1991 |
JPX |
403166813 |
Jul 1991 |
JPX |
404096416 |
Mar 1992 |
JPX |
405252007 |
Sep 1993 |
JPX |
406209242 |
Jul 1994 |
JPX |