Claims
- 1. A method of integration of an analog signal in integrated circuit memory elements, wherein the memory elements are constituted by field-effect transistors having a number of layers of different dielectrics between the gate and the doped semiconductor substrate of the transistor, comprising the steps of performing a discrete sampling of the analog signal at N points, storing the N amplitudes corresponding to the N points in the form of threshold voltages in N of said transistors, then storing the amplitudes corresponding to N points of successive sampling of the analog signal in one transistor by successively adding those amplitudes to the threshold voltage of said one transistor, and reading the resultant threshold voltage of said one transistor as the result of the integration.
- 2. A method according to claim 1, wherein the transistors which constitute the memory elements are of the metal-insulator-insulator-semiconductor type.
- 3. A method according to claim 1, further comprising applying a calibrated pulse to the transistor gates for zero resetting of the memory elements prior to applying a writing voltage to said gates.
Priority Claims (1)
Number |
Date |
Country |
Kind |
73.16246 |
May 1973 |
FR |
|
Parent Case Info
This a Division of application Ser. No. 464,879 filed Apr. 29, 1974, now U.S. Pat. No. 3,956,624.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
464879 |
Apr 1974 |
|