The invention relates generally to semiconductor device structures, and more particularly, to a semiconductor device structure having a vertical NPN transistor for high speed RF-design. NPN transistors are found in many types of transceivers including cell phones, car radar, ultra wide band radios, wireless local area networks (LAN), satellite receivers and any product sensitive to noise. Vertical NPN is an important component for high speed RF-design. The high speed and low noise performance critically depends on the base resistance.
Currently, vertical NPN transistors 100 are formed on double sided base contacts as shown in
Accordingly, a need exists for an improved layout for vertical NPN transistors that improves transistor RF and noise performance.
One solution employs short emitter length NPN. However, this solution does not produce sufficient drive current to power the transistor. This solution requires connecting multiple short-emitter NPN transistors in parallel. The enables the short emitter length NPN to produce the same drive current as the single long emitter stripe configuration. The major drawback to this approach is a major increase in parasitic capacitance that significantly degrades the performance of the transistor.
A layout where the prior art single long emitter stripe is divided along its length into multiple short-emitter lengths overcomes the limitations of the prior art. A configuration composed of multiple short emitters still share common DTI regions and a single big piece of base poly. This allows for base current to flow in 4 directions (e.g., 2 dimensions) as opposed to only two. This significantly reduces the base resistance of the transistor that is crucial for better NPN transistor RF performance and high frequency noise performance. Additionally, this configuration does not require additional drive current which can degrade transistor performance. Consequently, RF performance and noise performance are improved.
These and other features of this invention will be more readily understood from the following detailed description of the various aspects of the invention taken in conjunction with the accompanying drawings in which:
The embodiments described herein provide a new semiconductor device having a transistor. A design and process technique is specified to significantly increase the base current flow for vertical NPN or PNP transistors formed using Bipolar or BiCMOS processes. This provides an efficient transceiver for applications such as mobile telephony, wireless LAN, ultra wide band, or any transceiver product.
One example of a transistor is a vertical NPN transistor. According to the invention, the NPN layout breaks up a conventional single long-emitter length stripe into multiple short-emitter lengths.
The steps involved in the fabrication processes, are essentially as follows:
(1) form a region of a first conductivity type (i.e., n) 304 in a substrate of a second conductivity type (i.e., p) 303;
(2) form a forming deep trench isolation (DTI) region 311 around the region of a first conductivity type;
(3) forming a line of least two emitter stripes atop the region of a first conductivity type by forming at least a base layer, an emitter region, and a collector region for each emitter stripe. The emitter stripes share the DTI and base region.
The transistor can be formed using a NPN or PNP bipolar process flow. The transistor can also be formed using a NPN or PNP bipolar complimentary metal oxide (BiCMOS) process flow. The transistor can also be formed to be compatible with multiple integration schemes such as double poly, selective epitaxy, non-selective epitaxy, or raised extrinsic base architecture.
The foregoing description of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed, and obviously, many modifications and variations are possible. Such modifications and variations that may be apparent to a person skilled in the art are intended to be included within the scope of this invention as defined by the accompanying claims.
This application claims priority to co-pending U.S. provisional patent application filed Jun. 1, 2005, Ser. No. 60/686,502, entitled “METHOD TO IMPROVE BASE ACCESS RESISTANCE FOR NPN BIPOLAR TRANSISTOR,” the contents of which is hereby incorporated by reference.
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2006/051767 | 6/1/2006 | WO | 00 | 10/30/2008 |
Number | Date | Country | |
---|---|---|---|
60686502 | Jun 2005 | US |