Claims
- 1. A semiconductor structure comprising:a substrate; a conductive layer over the substrate; a silicon layer over the conductive layer; an epitaxial layer over the silicon layer; and ions implanted in the silicon and epitaxial layers such that a plurality of pyramidal emitters are etchable from the silicon and epitaxial layers, the emitters having a desired maximum number of implanted ions so that the current in each emitter cannot exceed a predetermined level of current, wherein each of the emitters on etching will have a base region and a tip region, wherein the base region of each emitter will be relatively lightly doped, and the tip of each emitter will be relatively heavily doped.
- 2. The structure of claim 1, wherein the relatively heavily doped tips are n-type.
- 3. The structure of claim 1, wherein the relatively lightly doped bases are p-type.
- 4. The structure of claim 1, further comprising a layer of cesium over the epitaxial layer.
- 5. A semiconductor structure comprising:a substrate; and a silicon layer over the substrate, the silicon layer including a first set of ions of a first conductivity type implanted from a first implanting and a second set of ions of a first conductivity type implanted from a second implanting, wherein the silicon layer can be etched to form pyramidal emitters such that each of the emitters on etching will have a base region and a tip region, wherein the base region of each emitter will be relatively lightly doped, and the tip of each emitter will be relatively heavily doped.
- 6. The structure of claim 5, further comprising a conductive layer between the substrate and the silicon layer.
- 7. The structure of claim 5, wherein the first conductivity type is n-type.
- 8. The structure of claim 5, wherein the ions each have n-type conductivity.
- 9. A semiconductor structure comprising:a substrate; and a silicon layer over the substrate and including a plurality of pyramidal emitters, the emitters having a desired maximum number of implanted ions so that the current in each emitter cannot exceed a predetermined level of current, the emitters each having a base region and a tip region, wherein the base region is relatively lightly doped, and the tip is relatively heavily doped.
- 10. The structure of claim 9, further comprising a conductive layer between the substrate and the silicon layer.
- 11. The structure of claim 9, further comprising an oxide layer around the emitters, and a conductive layer over the oxide layer, the conductive layer forming a grid.
- 12. The structure of claim 11, further comprising a faceplate positioned such that the emitters emit electrons that strike the faceplate when activated.
- 13. A semiconductor structure comprising:a substrate; a conductive layer over the substrate; a silicon layer over the conductive layer; and an epitaxial layer over the silicon layer; the silicon and epitaxial layers arranged to form a plurality of pyramidal emitters, the silicon and epitaxial layers having implanted ions such that each of the emitters having a base region and a tip region, wherein the base region of each emitter is relatively lightly doped, and the tip of each emitter is relatively heavily doped.
- 14. The structure of claim 13, further comprising a layer of cesium over the epitaxial layer.
- 15. The structure of claim 13, wherein the number of ions is selected to set a maximum emission current from the emitters.
- 16. A semiconductor structure comprising:a substrate; and a silicon layer over the substrate, the silicon layer including a first set of ions of a first conductivity type implanted from a first implanting and a second set of ions of a first conductivity type implanted from a second implanting, wherein the silicon layer is arranged to have a plurality of pyramidal emitters, each of the emitters etching having a base region that is relatively lightly doped and a tip region that is relatively heavily doped.
- 17. The structure of claim 16, further comprising a conductive layer between the substrate and the silicon layer.
- 18. The structure of claim 16, wherein the first conductivity type is n-type.
- 19. The structure of claim 16, wherein the emitters have a desired maximum number of implanted ions so that the current in each emitter cannot exceed a predetermined level of current.
- 20. The structure of claim 16, further comprising an oxide layer around the emitters, and a conductive layer over the oxide layer, the conductive layer forming a grid.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of Ser. No. 08/748,816 filed Nov. 14, 1996; U.S. Pat. No. 6,130,106 and a divisional of Ser. No. 09/596,640 filed Jun. 19, 2000, now U.S. Pat. No. 6,432,732.
STATEMENT OF GOVERNMENT RIGHTS
This invention was made with Government support under Contract No. DABT63-93C-0025 awarded by the Advanced Research Projects Agency (ARPA). The Government may have certain rights in this invention.
US Referenced Citations (10)