Claims
- 1. A focal plane array processor comprising:
a focal plane array including a plurality of pixels arranged in a matrix configuration for forming an image; computational circuitry for receiving a plurality of processed signals for computing a desired property of said formed image; and processing circuitry for receiving a plurality of signals from said focal plane array and transmitting said plurality of processed signals to said computational circuitry.
- 2. The focal plane array processor of claim 1, wherein the computational circuitry, the processing circuitry and the focal plane array are formed on a single substrate.
- 3. The focal plane array processor of claim 1, wherein the computational circuitry includes a row and a column computational processor for computing said desired property.
- 4. The focal plane array processor of claim 1, wherein the processing circuitry includes a first plurality of area-of-interest (AOI) circuits wherein each of said first plurality of area-of-interest (AOI) circuits receives at a first input a summed ith row current from an ith row of said focal plane array as one of said plurality of signals and receives at a second input a corresponding ith control signal from among a plurality of control signals stored in a row n-bit shift register.
- 5. The focal plane array processor of claim 4, wherein said control signal is a binary signal set to one of a signal-passing and non-signal-passing value for respectively including and not including said summed ith row current in computing said desired property.
- 6. The focal plane array processor of claim 4, wherein each of the first plurality of area-of-interest (AOI) circuits comprises at least a first transistor and a second transistor, the gates of said first and second transistors being coupled at a common node, said common node connected to said second input to receive said control signal from said row n-bit shift register.
- 7. The focal plane array processor of claim 6, wherein said first transistor is a pFET transistor and said second transistor is an nFET transistor.
- 8. The focal plane array processor of claim 6, wherein said first transistor passes said summed ith row current from an ith row of said focal plane array to said computational circuitry when said control signal is set to a signal-passing value.
- 9. The focal plane array processor of claim 1, wherein the processing circuitry includes a second plurality of area-of-interest (AOI) circuits wherein each of said second plurality of area-of-interest (AOI) circuits receives at a first input a summed ith column current from an ith column of said focal plane array as one of said plurality of signals and receives at a second input a corresponding ith control signal from a column n-bit shift register as one of a plurality of signals from said column n-bit shift register.
- 10. The focal plane array processor of claim 9, wherein each of the second plurality of area-of-interest (AOI) circuits comprises at least a first transistor and a second transistor, the gates of said first and second transistors being coupled at a common node, said common node connected to said second input to receive said control signal from said column n-bit shift register.
- 11. The focal plane array processor of claim 8, wherein said control signal is a binary signal set to one of a signal-passing and non-signal-passing value for respectively including and not including said summed ith column current in computing said desired property.
- 12. The focal plane array processor of claim 10, wherein said first transistor is a pFET transistor and said second transistor is an nFET transistor.
- 13. The focal plane array processor of claim 10, wherein said first transistor passes said summed ith current from an ith column of said focal plane array to said row n-bit shift register when said control signal is set to a signal-passing value.
- 14. A focal plane array processor having computational circuitry and a focal plane array having a plurality of pixel elements arranged in a matrix configuration for forming an image, wherein each of said plurality of pixel elements is constructed to:
receive a row control signal for one of preventing and permitting a row current signal from being passed to said computational circuitry; and receive a column control signal for one of preventing and permitting a column current signal from being passed to said computational circuitry.
- 15. The focal plane array processor of claim 14, wherein said plurality of pixel elements include a row control transistor including a gate for receiving said row control signal.
- 16. The focal plane array processor of claim 14, wherein said plurality of pixel elements include a column control transistor including a gate for receiving said column control signal.
- 17. A focal plane array processor having computational circuitry and a focal plane array having a plurality of pixel elements arranged in a matrix configuration for forming an image, wherein each of said plurality of pixel elements is constructed to:
receive a row control signal for one of preventing and permitting a pixel current signal from being passed to said computational circuitry; and receive a column control signal for one of preventing and permitting said pixel current signal from being passed to said computational circuitry.
- 18. A method for correcting non-uniformities in a focal plane array of a focal plane array processor where the focal plane array includes a plurality of pixels arranged in a matrix configuration for forming an image, the method comprising the steps of:
initializing processing circuitry to store data indicative of at least one row and/or at least one column which are to be removed from further processing; and removing said non-uniformities in said focal plane array from further processing using said processing circuitry.
- 19. The method of claim 18, further comprising the step of analyzing an image generated by said focal plane array processor to identify said non-uniformities.
- 20. The method of claim 19, wherein the step of analyzing the image further comprises the steps of:
visually inspecting said image; and identifying those rows and/or columns which contribute to said non-uniformities in said image.
- 21. The method of claim 18, wherein the step of initializing processing circuitry further comprises the steps of:
initializing an n-bit row shift register with control signal values indicating one of a presence of and an absence of at least a portion of at least one of said non-uniformities; and initializing an n-bit column shift register with control signal values indicating one of the presence of and absence of at least a portion of at least one of said non-uniformities.
- 22. The method of claim 18, wherein the step of removing said non-uniformities in the focal plane array from further processing in said focal plane array further comprises the steps of:
providing said initialized n-bit row shift register control signal values to corresponding area-of-interest (AOI) circuits for one of preventing and permitting a signal from being passed to said computational circuitry; and providing said initialized n-bit column shift register control signal values to respective column area-of-interest (AOI) circuits for one of preventing and permitting a signal from being passed to said computational circuitry.
- 23. The method of claim 18, wherein the step of removing said at least one non-uniformity in the focal plane array from further processing in said focal plane array further comprises the steps of:
providing said initialized n-bit row shift register control signal values to said plurality of pixels for one of preventing and permitting a row pixel current signal from being passed to said computational circuitry; and providing said initialized n-bit column shift register control signal values to respective column area-of-interest (AOI) circuits for one of preventing and permitting a column pixel current signal from being passed to said computational circuitry.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of prior filed co-pending U.S. provisional application Ser. No. 60/248,902 filed on Nov. 15, 2000, the contents of which are hereby incorporated by reference.
PCT Information
| Filing Document |
Filing Date |
Country |
Kind |
| PCT/US01/51216 |
11/13/2001 |
WO |
|