Claims
- 1. A pair of output driver circuits, comprising:
- a first output driver circuit formed on a first single integrated circuit die, said first output driver circuit comprising first selectively doped regions formed in a semiconductor substrate and a first metal interconnect pattern interconnecting first selected ones of said first selectively doped regions to form said first output driver circuit; and
- a second output driver circuit formed on a second single integrated circuit die, said second output driver circuit comprising second selectively doped regions formed in a semiconductor substrate and a second metal interconnect pattern interconnecting second selected ones of said second selectively doped regions to form said second output driver circuit, said first selectively doped regions and said second selectively doped regions being substantially identical, said second output driver circuit being substantially different from said first output driver circuit due to said first metal interconnect pattern being different from said second metal interconnect pattern;
- said first output driver circuit and said second output driver circuit each include a pull-up and a pull-down transistor and a group of subcircuits, said group including at least one of
- (i) a resistive element coupled between a source of a pull-down output transistor and a voltage supply line, and
- (ii) a bulk potential control circuit for controlling a voltage of a semiconductor bulk region into which a source and a drain of said pull-up output transistor are formed, and
- (iii) a drive control circuit for changing the rate at which a gate of the pull-down transistor charges from a first rate to a second rate slower than said first rate in response to the voltage on said gate passing a selected value;
- wherein:
- said second metal interconnect pattern operatively couples at least a first subcircuit from said group to said second output driver circuit; and
- said first metal interconnect pattern operatively couples at least a second subcircuit from said group to said first output driver circuit.
- 2. A method comprising the steps of:
- forming an output driver circuit on a single integrated die, said output driver circuit comprising:
- a pull-down output transistor having a source and a drain formed within said single integrated die; and
- a pull-up output transistor having a source and a drain formed in a bulk region of said single integrated die;
- forming a plurality of subcircuits within said integrated die, said plurality of subcircuits including a resistive element, a bulk potential control circuit, and a charge rate control circuit; and
- selecting one of two mask patterns, a first mask pattern for forming a first metal interconnect layer on the single integrated die coupling at least a first one of said plurality of subcircuits to said output driver circuit, and a second mask pattern for forming a second metal interconnect layer on the single integrated die coupling at least a second one of said plurality of subcircuits to said output driver circuit.
- 3. A pair of output driver circuits comprising:
- a first output driver circuit formed on a first single integrated circuit die, said first output driver circuit comprising a first plurality of selectively doped regions formed in a substrate and a first layer of metal interconnect formed thereover; and
- a second output driver circuit formed on a second single integrated circuit die, said second output driver circuit comprising a second plurality of selectively doped regions formed in a substrate and a second layer of metal interconnect formed thereover, said first plurality of selectively doped regions being substantially identical to said second plurality of selectively doped regions, said second layer of metal interconnect being different than said first layer of metal interconnect,
- wherein:
- said first layer of metal interconnect electrically couples at least one subcircuit to said first output driver circuit,
- said second layer of metal interconnect electrically couples at least one subcircuit to said second output driver circuit, and
- said at least one subcircuit in each of said first and said second output driver circuits is selected from the group of subcircuits comprising (i) a resistive element coupled between a source of a pull-down field effect output transistor and a voltage supply line, and (ii) a bulk potential control circuit controlling a voltage of a semiconductor bulk region in which a source and a drain of a pull-up field effect output transistor are formed.
- 4. The method of claim 2 wherein said in said plurality of subcircuits the resistive element is coupled between said source of said pull-down output transistor and a voltage supply line.
- 5. The method of claim 2 wherein said in said plurality of subcircuits the bulk potential control circuit is coupled to said bulk region of said single integrated die.
- 6. The method of claim 2 wherein said in said plurality of subcircuits the charge rate control circuit is coupled to a gate of said pull-down output transistor.
Parent Case Info
This application is a continuation of application Ser. No. 07/968,116, filed Oct. 28, 1992, now U.S. Pat. No. 5,430,404.
US Referenced Citations (15)
Continuations (1)
|
Number |
Date |
Country |
Parent |
968116 |
Oct 1992 |
|