Claims
- 1. A semiconductor device with a protected stacked gate edge to minimize damage to a tunnel oxide region and to maintain source junction uniformity of a semiconductor device comprising:
- a semiconductor substrate having the stacked gate edge formed thereon;
- a space, the spacer formed on the stacked gate edge;
- a self aligned source (SAS) on the semiconductor substrate, the SAS formed after the spacer; and
- a source region included in the SAS, wherein the source region has been substantially undamaged by an SAS etch.
- 2. The device of claim 1 in which the stacked gate edge comprises an etched stacked gate edge.
- 3. The device of claim 2 in which the etched stacked gate edge results from
- providing a resist strip;
- providing an oxidation layer; and
- providing a mask and an implant on the semiconductor device.
- 4. The device of claim 1 in which the spacer formed on the stacked gate edge results from
- depositing a spacer material; and
- etching the spacer material to form the spacer.
- 5. The device of claim 1 in which the SAS results from
- providing an SAS mask; and
- etching the SAS mask.
- 6. The semiconductor device of claim 1, further comprising a source connection implant, the source connection implant connecting a source line to a field region of the semiconductor substrate.
Parent Case Info
This application is a continuation of application Ser. No. 08/500,422, filed on Jul. 11, 1995, abandoned, which is a divisional of U.S. Ser. No. 433,261, now U.S. Pat. No. 5,534,455 filed on May 2, 1995; which is a Continuation-in-part of U.S. Ser. No. 233,774, now U.S. Pat. No. 5,470,773 filed on Apr. 25, 1994.
US Referenced Citations (2)
Divisions (1)
|
Number |
Date |
Country |
Parent |
433267 |
May 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
500422 |
Jul 1995 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
233174 |
Apr 1994 |
|