PCT Written Opinion dated May 29, 2001 for PCT/US00/00173 filed Jan. 5, 2000. |
Sun C.K., et al: “A Bridge Type Optoelectronic Sample and Hold Circuit”, Proceedings of the International Symposium on Circuits and Systems, US, New York, IEEE, vol. SYMP. 24, 1991, pp. 3003-3006, Jun. 1991. |
PCT International Search Report dated Apr. 25, 2000 for PCT/US 00/00174 dated Jan. 5, 2000, Apr. 25, 2000. |
Fushimi, K., “Pulse Circuits Using Esaki Diodes”, Electronics and Communications in Japan., vol. 47, No. 4, Apr. 1964, pp. 142-152, XP-000907071, Scripta Technica, NY, US, Apr. 1964. |
H. B. Baskin, “N-Valued Logic Circuit”, IBM Technical Disclosure Bulletin, vol. 3, No. 10, Mar. 1, 1961. |
PCT International Search Report dated Jun. 29, 2000 for PCT/US00/00173 filed Jan. 5, 2000. |
PCT International Search Report dated Jun. 13, 2000 for PCT/US00/00171 filed Jan. 5, 2000. |
Mir, S., et al, “Unified Built-In Self-Test for Fully Differential Analog Circuits”, Journal of Electronic Testing: Theory and Applications 9, 135-151 (1996), 1996 Kluwer Academic Publishers. |
Sen-Jung Wei, et al, “A Self-Latching A/D Converter Using Resonant Tunneling Diodes”, IEEE Journal of Solid-State Circuits, vol. 28, No. 6, Jun. 1993, pp. 697-700. |
Takumi Miyashita, et al., “5 GHz ΣΔ Analog-to-Digital Converter with Polarity Alternating Feedback Comparator”, IEEE Gallium Arsenide Integrated Circuit Symposium, pp. 91-94, 1997. |
Kleks, J., “A 4-Bit Single Chip Analog to Digital Converter with A 1.0 Gigahertz Analog Input Bandwidth”, IEEE Gallium Arsenide Integrated Circuit Symposium, pp. 79-82, 1987. |