Method and system for quantizing an analog signal utilizing a clocked resonant tunneling diode pair

Information

  • Patent Grant
  • 6348887
  • Patent Number
    6,348,887
  • Date Filed
    Wednesday, January 5, 2000
    25 years ago
  • Date Issued
    Tuesday, February 19, 2002
    23 years ago
Abstract
A system for quantizing an analog signal comprises an input terminal for receiving an analog input signal, a clock terminal for receiving a clock signal, and an inverted clock terminal for receiving an inverted clock signal. A first negative-resistance device has a first terminal coupled to the clock terminal and a second terminal coupled to the input terminal. A second negative-resistance device has a first terminal coupled to the input terminal and a second terminal coupled to the inverted clock terminal. An output terminal coupled to the first negative-resistance device and the second negative-resistance device to provide a quantized output signal.
Description




TECHNICAL FIELD OF THE INVENTION




This invention relates generally to electronic quantizing and more particularly to a method and system for quantizing an analog signal utilizing a clocked resonant tunneling diode pair.




BACKGROUND OF THE INVENTION




Analog-to-digital converters have been formed in a variety of architectures. Conventionally, these architectures have been implemented with transistors. For example, one common implementation includes a cross-coupled pair of transistors. However, there are several disadvantages associated with using transistors to implement an analog-to-digital converter.




First, electronic components used in digital circuits are becoming smaller. As these devices decrease in size, quantum mechanical effects begin to appear. The electrical properties of conventional transistors may be unacceptably altered by quantum mechanical effects. Secondly, a transistor-implemented analog-to-digital converter is limited by the switching speed of the transistors, which may be too slow for some applications. Finally, conventional transistors are limited to two stable states. Thus, systems using transistors typically only convert analog signals into binary digital signals, making the use of multi-valued logic difficult.




SUMMARY OF THE INVENTION




In accordance with the present invention, a method and system for quantizing an analog signal utilizing a clocked resonant tunneling diode pair is provided that substantially eliminates or reduces the disadvantages or problems associated with previously quantizers.




In one embodiment of the present invention, a system for quantizing an analog signal is provided that comprises an input terminal receiving an analog input signal, a clock terminal receiving a clock signal, and an inverted clock terminal receiving an inverted clock signal. A first negative-resistance element has a first terminal coupled to the clock terminal and a second terminal coupled to the input terminal. A second negative-resistance element has a first terminal coupled to the input terminal and a second terminal coupled to the inverted clock terminal. A quantized output signal is generated at an output terminal coupled to the second terminal of the first negative-resistance element and the first terminal of the second negative-resistance element.




Technical advantages of the present invention include providing an improved method and system for quantizing an analog signal. In particular, a negative-resistance element such as a resonant tunneling diode is included as a part of the analog-to-digital converter. Accordingly, reliance on transistors is avoided. As a result, the detrimental effects of quantum mechanics are minimized or not present, switching speed is increased, and use of multi-valued logic is possible.




Other technical advantages of the present invention will be readily apparent to one skilled in the art from the following figures, descriptions, and claims.











BRIEF DESCRIPTION OF THE DRAWINGS




For a more complete understanding of the present invention and its advantages, reference is now made to the following description taken in conjunction with the accompanying drawings:





FIG. 1

is a schematic diagram of a resonant tunneling diode (RTD) for use as a negative-resistance element in accordance with the teachings of the present invention;





FIG. 2

is a graph of current as a function of voltage for the negative-resistance element illustrated in

FIG. 1

;





FIGS. 3 and 4

are circuit diagrams illustrating a system for quantizing an analog signal in accordance with first and second embodiments of the present invention;





FIGS. 5

,


6


and


7


are circuit diagrams illustrating a bridge for quantizing an analog signal in accordance with additional embodiments of the present invention;





FIG. 8

is a circuit diagram illustrating the bridge of

FIGS. 5

,


6


and


7


in a direct drive mode;





FIG. 9

is a circuit diagram illustrating the bridge of

FIGS. 5

,


6


and


7


in a capacitive-coupled drive mode; and





FIG. 10

is a circuit diagram illustrating a continuous-time modulator constructed in accordance with another embodiment of the present invention.











DETAILED DESCRIPTION OF THE INVENTION




The preferred embodiments of the present invention and its advantages are best understood by referring now in more detail to

FIGS. 1 through 10

of the drawings, in which like numerals refer to like parts.





FIG. 1

is a schematic diagram of a resonant tunneling diode (RTD)


10


for use as a negative-resistance element in accordance with the teachings of the present invention. RTD


10


comprises an input terminal


11


for receiving an input signal, an output terminal


12


for producing an output signal, two tunnel barrier layers


13


, and a quantum well layer


14


.





FIG. 2

is a graph showing current as a function of voltage for a negative-resistance element such as an RTD


10


. The shape of this I-V curve is determined by the quantum effects that are a result of the extreme thinness of tunnel barrier layers


13


and quantum well layer


14


. These layers


13


and


14


are approximately ten (10) to twenty (20) atoms thick.




When a voltage of low amplitude is applied to input terminal


11


, almost no electrons tunnel through both tunnel barrier layers


13


. This results in a negligible current and the RTD


10


is switched off. As the voltage increases, the energy of the electrons received at input terminal


11


also increases and the wavelength of these electrons decreases. When a particular voltage level is reached at input terminal


11


, a specific number of electron wavelengths will fit within quantum well layer


14


. At this point, resonance is established as electrons that tunnel through one tunnel barrier layer


13


remain in quantum well layer


14


, giving those electrons opportunities to tunnel through the second tunnel barrier layer


13


to output terminal


12


. Thus, a current flow is established from input terminal


11


to output terminal


12


and RTD


10


is switched on. However, if the voltage level continues to rise, eventually no electrons will have the proper wavelength to tunnel through tunnel barrier layers


13


and RTD


10


is switched off. This property of negative-resistance elements such as RTDs


10


that allows switching back and forth between on and off states as the voltage increases enables biasing to operate in one of three stable states, as illustrated in FIG.


2


. These three stable states are the negative-bias valley region


16


, the pre-peak region


17


, and the positive-bias valley region


18


.




Another property associated with the extreme thinness of tunnel barrier layers


13


and quantum well layer


14


of RTD


10


relates to switching speed. Because each of these layers


13


and


14


are only about ten (10) to twenty (20) atoms thick, an electron only travels about 0.01 microns from input terminal


11


to output terminal


12


. Because of this short distance, RTD


10


switches on and off at a very high rate.





FIGS. 3 and 4

are circuit diagrams illustrating systems


20


and


40


for quantizing an analog signal in accordance with the present invention. Systems


20


and


40


comprise a first resonant tunneling diode (


3


)


22


and a second resonant tunneling diodes


24


. Systems


20


and


40


also comprise an input terminal


26


for receiving an analog input signal, a clock terminal


28


for receiving a clock signal, an inverted clock terminal


30


for receiving an inverted clock signal, and an output terminal


32


for producing a quantized output signal.




According to one embodiment of the present invention, the input received at input terminal


26


comprises a current varying signal, while the output at output terminal


32


comprises a voltage varying signal. In one implementation of systems


20


and


40


, the input signal varies in the X-band range (ten or more gigahertz). In the system


20


shown in

FIG. 3

, the RTDs


22


and


24


are biased the same with respect to the clock terminal


28


. In the system


40


shown in

FIG. 4

, the RTDs


22


and


24


each comprise a pair connected in parallel and biased oppositely to each other.




In systems


20


and


40


, the RTDs operate in the pre-peak region


17


when the input current is zero. This produces an output signal of zero voltage. However, when the input current reaches a specified level, one of the RTDs


22


or


24


is forced by the resultant asymmetry into either the negative-bias valley region


16


, resulting in an output signal of −1, or the positive-bias valley region


18


, resulting in an output signal of +1.




According to the present invention, the output terminal


32


produces a +1 voltage signal for the output when the input signal is greater than a first threshold, a −1 voltage signal for the output when the input signal is less than a second threshold, and a zero voltage signal for the output when the input signal is between the first and second thresholds.




In the embodiment shown in

FIG. 3

, the system


20


comprises a single RTD


22


and a single RTD


24


. This embodiment provides a more compact layout and operates at a higher speed than the embodiment shown in

FIG. 4

, wherein each of the RTDs


22


and


24


comprises a pair. However, the embodiment shown in

FIG. 4

provides more symmetry and reduces even-order harmonics that may exist in the embodiment shown in FIG.


3


.





FIGS. 5

,


6


and


7


are circuit diagrams illustrating bridges


50


,


70


and


80


for quantizing an analog signal in accordance with the present invention. Bridges


50


,


70


and


80


comprise a first resonant tunneling diode(s)


52


, a second resonant tunneling diode(s)


54


, a third resonant tunneling diode(s)


56


, and a fourth resonant tunneling diode(s)


58


. Bridges


50


,


70


and


80


also comprise an input terminal


60


for receiving an analog input signal, an inverted input terminal


62


for receiving an inverted input signal, a clock terminal


64


for receiving a clock signal, and an inverted clock terminal


66


for receiving an inverted clock signal.




In the embodiment shown in

FIG. 5

, each RTD


52


,


54


,


56


and


58


is biased the same with respect to the clock terminal


64


. In the embodiment shown in

FIG. 6

, each RTD


52


,


54


,


56


and


58


comprises a diode pair in parallel and biased oppositely to each other. The system


80


shown in

FIG. 7

comprises a fifth resonant tunneling diode


82


. In this embodiment, each RTD


52


,


54


,


56


,


58


and


82


is biased the same with respect to the clock terminal


64


. However, as an alternative, each RTD


52


,


54


,


56


,


58


and


82


may comprise an RTD pair in parallel and biased oppositely to each other.




In bridges


50


and


70


, the RTDs


52


,


54


,


56


and


58


operate in the pre-peak region


17


, see

FIG. 2

, when the input current is zero. This produces an output signal of zero. However, when the input current reaches a specified level, an asymmetry results producing an output signal of −1 or +1.




A determination regarding whether the output signal will be −1 or +1 is made when the clock signal level increases. In this situation, bridges


50


and


70


become positively biased and two of the RTDs


52


,


54


,


56


and


58


operate in either the negative-bias valley region


16


, producing an output signal of −1 volts, or the positive-bias valley region


18


, producing an output signal of +1 volts. If the input current level causes the RTD


52


to switch, the RTD


58


will also switch. However, if the input current level causes the RTD


54


to switch, the RTD


56


will be the second one to switch. If the RTDs


52


and


58


switch, the output signal will be +1 volts, while if the RTDs


54


and


56


switch, the output signal will be −1 volts.




A determination regarding whether the output signal will be −1 or +1 is also made when the clock signal level decreases. In this situation, bridges


50


and


70


become negatively biased and two of the RTDs


52


,


54


,


56


, and


58


are forced into either the negative-bias valley region


16


, see

FIG. 2

, or the positive-bias valley region


18


as just described in connection with a clock signal increase. As before, either the RTDs


52


and


58


or the RTDs


54


and


56


will switch. In this case, however, if the RTDs


52


and


58


switch, the output signal will be −1, while if RTDs


54


and


56


switch, the output signal will be +1.




In bridge


80


, the fifth RTD


82


creates an asymmetry that forces one of the pair of RTDs either


52


and


58


or


54


and


56


into the negative-bias valley region


16


or the positive-bias valley region


18


. In this configuration, there is essentially no input signal that will result in an output signal of zero. Thus, for the embodiment in which the bridge


80


comprises a fifth RTD, the output signal produced will be binary instead of ternary.




As with bridges


50


and


70


, bridge


80


operates to determine the value of the output signal both when the clock increases and when the clock decreases. Therefore, bridges


50


,


70


and


80


produce two outputs for each clock cycle. Thus, in order to obtain 25 gigasamples per second, for example, a 12.5 gigahertz clock is sufficient.




The embodiments shown in

FIGS. 5 and 7

, where single RTDs


52


,


54


,


56


,


58


and RTD


82


in

FIG. 7

comprise the bridge, a more compact layout is provided that operates at a higher speed than the embodiment shown in

FIG. 6

, where each RTD


52


,


54


,


56


and


58


comprises a pair. However, the embodiment shown in

FIG. 6

provides more symmetry and reduces even-order harmonics that may exist in the embodiments shown in

FIGS. 5 and 7

.





FIG. 8

is a circuit diagram illustrating a system


90


for quantizing an analog signal in a direct drive mode. System


90


comprises a bridge


100


configured according to one of the embodiments shown in

FIGS. 5

,


6


or


7


. Thus, bridge


100


comprises an input terminal


60


for receiving an analog input signal, an inverted input terminal


62


for receiving an inverted input signal, a clock terminal


64


for receiving a clock signal, and an inverted clock terminal


66


for receiving an inverted clock signal.




According to the embodiment shown in

FIG. 8

, the input comprises a voltage varying signal received at a system input terminal


102


. The inverted input signal is received at system input terminal


104


. The input signal and the inverted input signal are applied to an input amplifier


106


having an output connected to the input terminal


60


and the inverted input terminal


62


, respectively. Similarly, the clock signal is received at clock input terminal


108


and the inverted clock signal is received at a clock input terminal


110


. The clock signal and the inverted clock signal are applied to a clock amplifier


112


having one output applied to the clock terminal


64


and a second output applied to the inverted clock terminal


66


, respectively.




An output signal from system


90


is provided at a system output terminal


114


and an inverted system output is provided at an inverted system output terminal


116


. According to one embodiment, the output comprises a signal varying with current. The system output terminal


114


is coupled to the input terminal


60


of the bridge


100


, and the inverted system output terminal


116


is coupled to the inverted input terminal


62


of the bridge


100


.




When the bridge


100


is constructed in accordance with

FIGS. 5

or


6


, the output signal comprises three levels represented by −1, 0, and +1. According to the present invention, the input amplifier


106


amplifies the input signal and the inverted input signal, and the clock amplifier


112


amplifies the clock signal and the inverted clock signal. With this amplification, a +1 is produced for the output signal when the input signal is greater than a first threshold, a −1 for the output signal when the input signal is less than a second threshold, and a zero for the output signal when the input signal is between the first and second thresholds.




When the bridge


100


is constructed in accordance with

FIG. 7

, the output signal comprises one of two levels represented by −1 and +1. According to the present invention, the input amplifier


106


amplifies the input signal and the inverted input signal, and the clock amplifier


112


amplifies the clock signal and the inverted clock signal. With this amplification, a +1 is produced for the output signal when the input signal is greater than a first threshold, and a −1 for the output signal when the input signal is less than a second threshold.





FIG. 9

is a circuit diagram illustrating a system


120


for quantizing an analog signal in a capacitive-coupled drive mode. System


120


comprises a bridge


100


configured according to one of the embodiments shown in

FIGS. 5

,


6


or


7


. Thus, bridge


100


comprises an input terminal


60


for receiving an analog input signal, an inverted input terminal


62


for receiving an inverted input signal, a clock terminal


64


for receiving a clock signal, and an inverted clock terminal


66


for receiving an inverted clock signal.




According to the embodiment shown in

FIG. 9

, the input comprises a current varying signal received at the system input terminal


102


. The inverted input signal is received at the system input terminal


104


. The input signal and the inverted input signal are applied to the input amplifier


106


having outputs connected to the input terminal


60


and inverted input terminal


62


, respectively. Similarly, the clock signal is received at the clock input terminal


108


and the inverted clock signal is received at the clock input terminal


110


. The clock signal and the inverted clock signal are applied to resistors


124


and capacitors


126


and then connected to the clock terminal


64


and inverted clock terminal


66


, respectively.




An output signal is provided from the system


120


at a system output terminal


114


and an inverted output signal is provided at an inverted system output terminal


116


. The output comprises a voltage varying signal. The system output terminal


114


is coupled to the bridge


100


at the input terminal


60


, and the inverted system output


116


is coupled to the bridge


100


at the inverted input terminal


62


.




In the capacitive-coupled drive mode shown in

FIG. 9

, the output comprises one of two levels represented by −


1


and +1 independent of whether bridge


100


is configured in accordance with the embodiment shown in

FIG. 5

,


6


or


7


. According to the present invention, the input amplifier


106


amplifies the input signal and the inverted input signal. For system


120


, the output signal at the system output


114


is +1 when the input signal is greater than a first threshold and a −1 when the input signal is less than a second threshold.





FIG. 10

is a circuit diagram illustrating a continuous-time modulator


130


in accordance with the present invention. Modulator


130


comprises a bridge


100


according to one of the embodiments shown in

FIGS. 5

,


6


or


7


. Thus, bridge


100


comprises an input terminal


60


for receiving an analog input signal, an inverted input terminal


62


for receiving an inverted input signal, a clock terminal


64


for receiving a clock signal, and an inverted clock terminal


66


for receiving an inverted clock signal.




For the modulator


130


shown in

FIG. 10

, the input comprises a current varying signal and is received at a system input terminal


132


. The inverted input signal is received at a system input terminal


133


. The input signal and the inverted input signal are applied to an input amplifier


134


having outputs on connecting lines


136


and


138


, respectively. The lines


136


and


138


are connected to terminals


140


and


142


, respectively, of a bridge amplifier


144


having outputs on connecting lines


146


and


148


. The connecting lines


146


and


148


are connected to the input terminal


60


and inverted input terminal


62


, respectively. Also connected to the input terminal


60


and inverted input terminal


62


are connecting lines


150


and


152


, respectively. These connecting lines apply the signals at terminals


60


and


62


to a feedback amplifier


154


having outputs on connecting lines


156


and


158


. The connecting lines


156


and


158


are coupled to terminals


140


and


142


, respectively, to feedback the bridge signals to the bridge amplifier


144


. A capacitor


160


provides capacitive coupling between the connecting lines


136


and


138


.




The clock signal is received at a clock input terminal


162


and the inverted clock signal is received at an inverted clock input terminal


164


. The clock signal and the inverted clock signal are applied to a clock amplifier


166


having outputs on connecting lines


168


and


170


, respectively. The connecting lines


168


and


170


are tied to the clock terminal


64


and inverted clock terminal


66


, respectively.




Also, the modulator


130


comprises an output terminal


172


for the output signal and an inverted output terminal


174


for the inverted output signal. The output comprises a voltage varying signal. Output terminal


172


is coupled to the bridge


100


at the input terminal


60


, and the inverted output terminal


174


is coupled to the bridge


100


at the inverted input terminal


62


.




When the bridge


100


is configured in accordance with

FIGS. 5

or


6


, the output signal comprises one of three levels represented by −1, 0, and +1. According to the present invention, input amplifier


134


amplifies the input signal and the inverted input signal, the bridge amplifier


144


amplifies the signals received at terminals


140


and


142


, the feedback amplifier


154


amplifies the signals received on the connecting lines


150


and


152


, and the clock amplifier


166


amplifies the clock signal and the inverted clock signal. For the modulator


130


, the output signal at the terminal


172


is +1 when the input signal is greater than a first threshold, a −1 when the input signal is less than a second threshold, and a zero when the input signal is between the first and second thresholds.




When the bridge


100


is configured in accordance with

FIG. 7

, the output signal comprises one of two levels represented by −1 and +1. The input amplifier


134


amplifies signals applied thereto, bridge amplifier


144


amplifies received signals, feedback amplifier


154


amplifies inputs thereto, and clock amplifier


166


amplifies the clock signals. At the output terminal


172


, the output signal is a +1 when the input signal is greater than a first threshold and a −1 when the input signal is less than a second threshold.




The amplification of clock amplifier


166


is about four to ten times greater than the amplification of bridge amplifier


144


. This boosts the digital signal thereby reducing the analog feedback in comparison. This also reduces output resistance and increases both speed and sensitivity.




Although the present invention has been described with several embodiments, various changes and modifications may be suggested in the art. It is intended that the present invention encompass such changes and modifications as fall within the scope of the appended claims.



Claims
  • 1. A system for quantizing an analog signal comprising:a first negative-resistance device having a first terminal coupled to receive a clock signal and a second terminal coupled to receive an input signal; a second negative-resistance device having a first terminal coupled to receive the input signal and a second terminal coupled to receive an inverted clock signal; and an output terminal coupled to the second terminal of the first negative-resistance device and the first terminal of the second negative-resistance device, a quantized output signal generated at the output terminal, the quantized output signal comprising a first voltage signal for an input signal greater than a first threshold, a second voltage signal for an input signal less than a second threshold, and a third voltage signal for an input signal between the first and second threshold levels.
  • 2. The system of claim 1 wherein the first and second negative-resistance devices each comprise a resonant tunneling diode.
  • 3. The system of claim 1 further comprising means for biasing the first and second negative-resistance devices the same with respect to the clock signal.
  • 4. The system of claim 1 wherein the first and second negative-resistance devices each comprise a first resonant tunneling diode in parallel with a second resonant tunneling diode and wherein the first resonant tunneling diode is biased oppositely to the second resonant tunneling diode.
  • 5. The system of claim 1 wherein the input signal comprises a varying current.
  • 6. The system of claim 1 wherein the output signal comprises a varying voltage.
  • 7. The system of claim 1 wherein the output signal comprises one of three levels represented by −1, 0, and +1.
  • 8. The system of claim 1 wherein the input signal comprises a signal in the X-band range.
  • 9. A system for quantizing an analog signal comprisingan input terminal for receiving an analog input signal; a clock terminal for receiving a clock signal; an inverted clock terminal for receiving an inverted clock signal; a first resonant tunneling diode having a first terminal coupled to the clock terminal and a second terminal coupled to the input terminal; a second resonant tunneling diode having a first terminal coupled to the input terminal and a second terminal coupled to the inverted clock terminal; and an output terminal coupled to the second terminal of the first negative-resistance device and the first terminal of the second negative-resistance device, a quantized output signal generated at the output terminal.
  • 10. The system of claim 9 further comprising means for biasing the first and second resonant tunneling diodes the same with respect to the clock terminal.
  • 11. The system of claim 9, further comprising:a third resonant tunneling diode having a first terminal coupled to the input terminal and a second terminal coupled to the clock terminal to bias the first resonant tunneling diode oppositely to the third resonant tunneling diode; and a fourth resonant tunneling diode having a first terminal coupled to the inverted clock terminal and a second terminal coupled to the input terminal to bias the second resonant tunneling diode oppositely to the fourth resonant tunneling diode.
  • 12. The system of claim 9 wherein the input signal comprises a varying current.
  • 13. The system of claim 9 wherein the output signal comprises a varying voltage.
  • 14. The system of claim 9 wherein the output signal comprises one of three levels represented by −1, 0, and +1.
  • 15. A method for quantizing an analog signal comprising:receiving a clock signal at a first terminal of a first negative-resistance device; receiving an input signal at a second terminal of the first negative-resistance device; receiving the input signal at a first terminal of a second negative-resistance device; receiving an inverted clock signal at a second terminal of the second negative-resistance device; and coupling an output terminal to the second terminal of the first negative-resistance device and the first terminal of the second negative-resistance device to provide a quantized output signal at the output terminal, the quantized output signal comprising a first voltage signal for an input signal greater than a first threshold, a second voltage signal for an input signal less than a second threshold, and a third voltage signal for an input signal between the first and second threshold levels.
  • 16. The method of claim 15 further comprising biasing the first and second negative-resistance devices the same with respect to the clock terminal.
  • 17. The method of claim 15 wherein the first and second negative-resistance devices each comprise a first resonant tunneling diode and a second resonant tunneling diode and further comprising:connecting the first resonant tunneling diode in parallel with the second resonant tunneling diode; and biasing the first resonant tunneling diode opposite to the second resonant tunneling device.
  • 18. The method of claim 15 further comprising varying the input signal as a variable of current.
  • 19. The method of claim 15 further comprising varying the output signal as a variable of voltage.
  • 20. The method of claim 15 further comprising varying the output signal at one of three levels represented by −1, 0, and +1.
RELATED APPLICATION

This application claims the benefit of U.S. Provisional Application Serial No. 60/115,198, filed Jan. 6, 1999.

US Referenced Citations (13)
Number Name Date Kind
3569733 Weischedel Mar 1971 A
3701148 Frei Oct 1972 A
3815124 Brewer Jun 1974 A
3889134 Basham Jun 1975 A
5132557 Uchida et al. Jul 1992 A
5272480 Lee Dec 1993 A
5444751 Sage Aug 1995 A
5563530 Frazier et al. Oct 1996 A
5698997 Williamson, III et al. Dec 1997 A
5815008 Williamson, III et al. Sep 1998 A
5874911 Kodama Feb 1999 A
5930323 Tang et al. Jul 1999 A
6037819 Broekaert Mar 2000 A
Foreign Referenced Citations (2)
Number Date Country
27 55 228 Jun 1979 DE
SU 1370758 Jan 1988 EP
Non-Patent Literature Citations (11)
Entry
PCT Written Opinion dated May 29, 2001 for PCT/US00/00173 filed Jan. 5, 2000.
Sun C.K., et al: “A Bridge Type Optoelectronic Sample and Hold Circuit”, Proceedings of the International Symposium on Circuits and Systems, US, New York, IEEE, vol. SYMP. 24, 1991, pp. 3003-3006, Jun. 1991.
PCT International Search Report dated Apr. 25, 2000 for PCT/US 00/00174 dated Jan. 5, 2000, Apr. 25, 2000.
Fushimi, K., “Pulse Circuits Using Esaki Diodes”, Electronics and Communications in Japan., vol. 47, No. 4, Apr. 1964, pp. 142-152, XP-000907071, Scripta Technica, NY, US, Apr. 1964.
H. B. Baskin, “N-Valued Logic Circuit”, IBM Technical Disclosure Bulletin, vol. 3, No. 10, Mar. 1, 1961.
PCT International Search Report dated Jun. 29, 2000 for PCT/US00/00173 filed Jan. 5, 2000.
PCT International Search Report dated Jun. 13, 2000 for PCT/US00/00171 filed Jan. 5, 2000.
Mir, S., et al, “Unified Built-In Self-Test for Fully Differential Analog Circuits”, Journal of Electronic Testing: Theory and Applications 9, 135-151 (1996), 1996 Kluwer Academic Publishers.
Sen-Jung Wei, et al, “A Self-Latching A/D Converter Using Resonant Tunneling Diodes”, IEEE Journal of Solid-State Circuits, vol. 28, No. 6, Jun. 1993, pp. 697-700.
Takumi Miyashita, et al., “5 GHz ΣΔ Analog-to-Digital Converter with Polarity Alternating Feedback Comparator”, IEEE Gallium Arsenide Integrated Circuit Symposium, pp. 91-94, 1997.
Kleks, J., “A 4-Bit Single Chip Analog to Digital Converter with A 1.0 Gigahertz Analog Input Bandwidth”, IEEE Gallium Arsenide Integrated Circuit Symposium, pp. 79-82, 1987.
Provisional Applications (1)
Number Date Country
60/115198 Jan 1999 US