Alpert et al., "Wire Segmenting for Improved Buffer Insertion," DAC Jun. 1997, Anaheim, CA. No pg #, 1997. |
Lukas Van Ginneken, "Buffer Placement in Distributed RC-Tree Networks for Minimal Elmore Delay", IBM, Thomas J. Watson Research Center, IEEE, 1990, pp. 865-868. |
IBM Technical Disclosure Bulletin, "Allocating Maximum RC Delays to Guarantee Timing by Depth First Search", vol. 36, No. 09B, Sep. 1993, pp. 301-303. |
IBM Technical Disclosure Bulletin, "Buffer Placement in Distributed RC Tree Networks for Minimal Elmore Delay", vol. 33, No. 8, Jan. 1991, pp. 338-341. |
Jorge Rubinstein, et al. "Signal Delay in RC Tree Networks", IEEE Transactions on Computer Aided Design, vol. CAD-2, No. 3, Jul. 1983, pp. 202-211. |
John Lillis et al., "Optimal Wire Sizing and Buffer Insertion for Low Power and a Generalized Delay Model", IEEE Journal of Solid-State Circuits, vol. 31, No. 3, Mar. 1996, pp. 437-447. |
IBM Technical Disclosure Bulletin, "Algorithm for Incremental Timing Analysis", vol. 38, No. 1, Jan. 1995; pp. 27-34. |
Srinagesh Satyanarayana et al. "Resistive Interpolation Biasing: A Technique for Compensating Linear Variation in an Array of MOS Current Sources", IEEE Journal of Solid-State Circuits., vol. 30, No. 5, May 1995; pp. 595-596. |