Not Applicable
Certain embodiments of the invention relate to signal processing. More specifically, certain embodiments of the invention relate to a method and system for signal generation via a PLL with a digital feedback path.
As wireless communications continue to evolve and become increasingly relied upon for the conveyance of data, new challenges continue to face wireless system designers. In this regard, the increasing number of wireless technologies and wireless devices has led to increasing congestion in many frequency bands. Accordingly, efforts exist to utilize less congested frequency bands. For example, in 2001, the Federal Communications Commission (FCC) designated a large contiguous block of 7 GHz bandwidth for communications in the 57 GHz to 64 GHz spectrum. This frequency band was designated for use on an unlicensed basis, that is, the spectrum is accessible to anyone, subject to certain basic, technical restrictions such as maximum transmission power and certain coexistence mechanisms. The communications taking place in this band are often referred to as ‘60 GHz communications’. However, in order to transmit, receive, and/or process signals with such high frequencies as 60 GHz, new methods and systems for signal generation are necessary. In this regard, conventional methods of signal generation, such as integer-N and Fractional-N phase locked loops may be difficult or costly to implement as frequencies increase.
Further limitations and disadvantages of conventional and traditional approaches will become apparent to one of skill in the art, through comparison of such systems with some aspects of the present invention as set forth in the remainder of the present application with reference to the drawings.
A system and/or method is provided for signal generation via a PLL with a digital feedback path, substantially as shown in and/or described in connection with at least one of the figures, as set forth more completely in the claims.
These and other advantages, aspects and novel features of the present invention, as well as details of an illustrated embodiment thereof, will be more fully understood from the following description and drawings.
Certain embodiments of the invention may be found in a method and system for signal generation via a PLL with a digital feedback path. In this regard, an output of a VCO may clock an accumulator to generate a digital feedback signal for phase comparison with a digital reference signal, wherein a value of a digital control word is added to a value stored in said accumulator on each cycle of said VCO output. The phase comparison may be performed by multiplying the feedback signal and the reference signal. Accordingly, a control voltage of the VCO may be determined based on a product of the multiplication. The value of the control word may be programmatically controlled and may be determined based on a frequency of the VCO output and/or of the reference signal. In this regard, the value of the control word may be retrieved from a look-up table. The VCO output may be frequency divided prior to clocking the accumulator and the divisor of the frequency division may be based on a frequency of the VCO output and the reference signal. The digital reference signal may be generated via an accumulator clocked by a stable reference oscillator.
The crystal oscillator 114 may comprise suitable logic, circuitry, and/or code that may enable generating a stable (within determined limits) reference frequency.
The accumulator 116 may comprise suitable logic, circuitry, and/or code that may enable successively adding a control word Q1 to a value stored in the accumulator on each cycle of a reference clock. The accumulator 116 may receive the control word Q1 and a reference signal. In this regard, the control word Q1 and the reference signal may determine a phase and/or a frequency of the output signal 117. In an exemplary embodiment of the invention, the accumulator 116 may be clocked by the crystal oscillator 114. The control word Q1 may be successively added to a value stored in the accumulator 116 on each cycle of the signal 115. In this manner, the sum may eventually be greater than the maximum value the accumulator may store, and the value in the accumulator may overflow or “wrap”. Accordingly, an n-bit accumulator may overflow at a frequency fo given by EQ. 1.
f
o
=f
115(Q1/2n) EQ. 1
In this manner, the output of the accumulator, θ, may be periodic with period 1/fo. Additionally, the control word, Q1, may be provided by, for example, the processor 425 of
The digital multiplier 102 may comprise suitable logic, circuitry, and/or code that may enable multiplying the digital signals 111 and 117 and outputting the product as the signal 113. An average value of the signal 113 may be utilized to determine a phase difference between the signals 111 and 117. In this regard, an average value of 0 may indicate the signals 111 and 117 are in-phase, while a non-zero average value of the signal 113 may indicate a phase difference between the signals 111 and 117.
The D/A 104 may comprise suitable logic, circuitry, and/or code that may enable conversion of digital signals to an analog representation. In this regard, the D/A 104 may, for example, output a voltage proportional to the binary value of an input digital signal. Accordingly, the D/A 104 may receive one or more control signals from, for example, a processor such as the processor 425 of
The filter 112 may comprise suitable, logic, circuitry, and/or code for filtering the analog signal 105 to output a signal 113 which may be indicative of a phase difference between the signals 111 and 117. For example, the filter 112 may be a low pass filter enabled to output the average value of the signal 105. In various embodiments of the invention, additional filtering may be performed digitally on the signal 113 output by the multiplier 102.
The VCO 106 may comprise suitable logic, circuitry, and/or code that may enable generating a signal 107 based on a control signal 113. In this regard, the frequency of the signal 107 may be determined, at least in part, by the voltage of 113.
The frequency divider 108 may comprise suitable logic, circuitry, and/or for receiving a first, higher, frequency and outputting a second, lower, frequency. The scaling factor, N, may be determined based on one or more control signals from, for example, the processor 425 of
The accumulator 110 may comprise suitable logic, circuitry, and/or code that may enable successively adding a control word Q2 to a value stored in the accumulator on each cycle of a reference clock. The accumulator 110 may receive the control word Q2 and a reference signal. In this regard, the control word Q2 and the reference signal may determine a phase and/or a frequency of the output signal 111. In an exemplary embodiment of the invention, the accumulator 110 may be clocked by the VCO output 107, or, as depicted in
f
o
=f
109(Q2/2n) EQ.2
In this manner, the output of the accumulator, θ, may be periodic with period 1/fo. Additionally, the control word, Q2, may be provided by, for example, the processor 425 of
In operation the LOGEN 100 may generate a signal 107 of variable frequency which may have stability similar to the fixed frequency reference signal 115 from the crystal oscillator 114. In this regard, the accumulator 110 may enable generation of, based on the signal 109 and the control word Q2, a digital signal 111 which may be equal in frequency to the digital reference 117. Accordingly, the output signal 107 may be any integer or fractional multiple of the reference signal 115. In this regard, the signal 111 may be determined using
where f111 is the frequency of the signal 111, f107 is the frequency of the signal 107, N is the divide ratio of the frequency divider 108, Q2 is the value of the control word input to the accumulator 110, and ‘n’ is the number of bits comprising the accumulator. Accordingly, the LOGEN 100 may be enabled to generate a wide range of frequencies, with high resolution, without the need of a traditional fractional-N synthesizer.
Subsequent to step 206, the exemplary steps may advance to step 208. In step 208, a phase difference between the signal 111 and the signal 117 may be determined. The phase difference may be determined by multiplying the signals 111 and 117. In this regard, the average value of the product of the signals 111 and 117 may be indicative of a phase difference between the signals 111 and 117. Subsequent to step 208, the exemplary steps may advance to step 210. In step 210, the VCO 106 may be adjusted based on the phase difference between the signals 111 and 117. For example, the voltage across a varactor may be adjusted to increase or decrease the output frequency of the VCO 106, such that the phase difference between the signals 111 and 117 may be reduced. Accordingly, when there may be no phase difference between the signals 111 and 117 the PLL may be said to be “locked”. Subsequent to step 210, the exemplary steps may return to step 208. In this regard, maintaining phase lock may be a continuous process that requires periodic or even constant feedback.
The LOGEN 100 may comprise suitable logic, circuitry, and/or code that may enable generating a reference signal. In this regard, the LOGEN 100 may comprise a phase locked loop (PLL) with digital phase detection. In an exemplary embodiment, of the invention, the transceiver 300 may directly convert between RF and baseband. Accordingly, the frequency of the signal 316, FLO, may be (FRF±Fbaseband).
The mixer 304a may comprise suitable logic, circuitry, and/or code that may enable generation of inter-modulation products resulting from mixing the output of the LNA 306 and the LO signal 316. Similarly, the mixer 304b may comprise suitable logic, circuitry, and/or code that may enable generation of inter-modulation products resulting from mixing the baseband signal 314 and the LO signal 316. In various embodiments of the invention the output of the mixers may be filtered such that desired inter-modulation products are passed with less attenuation than undesired inter-modulation products.
The LNA 306 may comprise suitable logic, circuitry, and/or code that may enable buffering and/or amplification of received RF signals. In this regard, the gain of the LNA 306 may be adjustable to enable reception of signals of varying strength. Accordingly, the LNA 306 may receive one or more control signals from a processor such as the processors 425 and 429 of
The PA 308 may comprise suitable logic, circuitry, and/or code that may enable buffering and/or amplification of a RF signal and outputting the signal to an antenna for transmission. In this regard, the gain of the PA 308 may be adjustable and may enable transmitting signals of varying strength. Accordingly, the PA 308 may receive one or more control signals from a processor such as the processors 425 and 429 of
The antennas 310a and 310b may comprise suitable logic, circuitry, and/or code that may enable reception and/or transmission of signals. In various embodiments of the invention there may be separate transmit and receive antennas, as depicted, or there may be a single antenna for both transmit and receive functions.
In an exemplary receive operation, RF signals may be received by the antenna 310a and may be conveyed to the LNA 306. The LNA 306 may amplify the received signal and convey it to the mixer 304a. In this regard, the gain of the LNA may be adjusted based on received signal strength. Additionally, the gain may be controlled via one or more control signals from, for example, a processor such as the processors 425 and 429. The LO signal 316 may be coupled to the mixer 304a such that the received signal of frequency FRF may be down-converted to a baseband signal 312. The baseband signal 312 may be conveyed, for example, to a baseband processor such as the baseband processor 429 of
In an exemplary transmit operation, a baseband signal 314 may be conveyed to the mixer 304b. The LO signal 316 may be coupled to the mixer 304b and the baseband signal 314, of frequency Fbaseband, may be up-converted to RF. The RF signal may be conveyed to the PA 308 for transmission via the antenna 310b. In this regard, the gain of the PA 308 may be adjusted via one or more control signals from, for example, a processor such as the processors 425 and 429 of
The RF receiver 423a may comprise suitable logic, circuitry, and/or code that may enable processing of received RF signals. In this regard, the receiver may be enabled to generate signals, such as local oscillator signals, for the reception and processing of RF signals. The RF receiver 423a may down-convert received RF signals to a baseband frequency signal. The RF receiver 423a may perform direct down-conversion of the received RF signal to a baseband frequency signal, for example. In some instances, the RF receiver 423a may enable analog-to-digital conversion of the baseband signal components before transferring the components to the digital baseband processor 429. In other instances, the RF receiver 423a may transfer the baseband signal components in analog form.
The digital baseband processor 429 may comprise suitable logic, circuitry, and/or code that may enable processing and/or handling of baseband frequency signals. In this regard, the digital baseband processor 429 may process or handle signals received from the RF receiver 423a and/or signals to be transferred to the RF transmitter 423b. The digital baseband processor 429 may also provide control and/or feedback information to the RF receiver 423a and to the RF transmitter 423b based on information from the processed signals. The digital baseband processor 429 may communicate information and/or data from the processed signals to the processor 425 and/or to the memory 427. Moreover, the digital baseband processor 429 may receive information from the processor 425 and/or to the memory 427, which may be processed and transferred to the RF transmitter 423b for transmission to the network.
The RF transmitter 423b may comprise suitable logic, circuitry, and/or code that may enable processing of RF signals for transmission. In this regard, the transmitter may be enabled to generate signals, such as local oscillator signals, for the transmission and processing of EHF signals. The RF transmitter 423b may up-convert the baseband frequency signal to an RF signal. The RF transmitter 423b may perform direct up-conversion of the baseband frequency signal to a RF signal of approximately 60 GHz, for example. In some instances, the RF transmitter 423b may enable digital-to-analog conversion of the baseband signal components received from the digital baseband processor 429 before up conversion. In other instances, the RF transmitter 423b may receive baseband signal components in analog form.
The processor 425 may comprise suitable logic, circuitry, and/or code that may enable control and/or data processing operations for the RF communication device 420. The processor 425 may be utilized to control at least a portion of the RF receiver 423a, the RF transmitter 423b, the digital baseband processor 429, and/or the memory 427. In this regard, the processor 425 may generate at least one signal for controlling operations within the RF communication device 420. The processor 425 may also enable executing of applications that may be utilized by the RF communication device 420. For example, the processor 425 may execute applications that may enable displaying and/or interacting with content received via RF signals in the RF communication device 420.
The memory 427 may comprise suitable logic, circuitry, and/or code that may enable storage of data and/or other information utilized by the RF communication device 420. For example, the memory 427 may be utilized for storing processed data generated by the digital baseband processor 429 and/or the processor 425. The memory 427 may also be utilized to store information, such as configuration information, that may be utilized to control the operation of at least one block in the RF communication device 420. For example, the memory 427 may comprise information necessary to configure the RF receiver 423a to enable receiving signals in the appropriate frequency band.
Aspects of a method and system for signal generation via a PLL with digital feedback path are provided. In this regard, an output 107 of the VCO 106 may clock an accumulator 110 to generate a digital feedback signal 111 for phase comparison with a digital reference signal 117, wherein a value of a digital control word Q2 is added to a value stored in said accumulator 110 on each cycle of said VCO 106 output. The phase comparison may be performed by multiplying the feedback signal 111 and the reference signal 117. Accordingly, a control voltage of the VCO 106 may be determined based on a product of the multiplication. The value of the control word Q2 may be programmatically controlled and may be determined based on a frequency of the VCO output 107 and/or of the reference signal 115. In this regard, the value of the control word Q2 may be retrieved from a look-up table, which may, for example, be stored in the memory 427. The VCO output may be frequency divided, to generate the signal 109, prior to clocking the accumulator 110 and the divisor, N, of the frequency division may be based on a frequency of the VCO output and the reference signal. The digital reference signal may be generated via an accumulator clocked by a stable reference oscillator 114.
Another embodiment of the invention may provide a machine-readable storage, having stored thereon, a computer program having at least one code section executable by a machine, thereby causing the machine to perform the steps as described herein for signal generation via a PLL with digital feedback path are provided.
Accordingly, the present invention may be realized in hardware, software, or a combination of hardware and software. The present invention may be realized in a centralized fashion in at least one computer system, or in a distributed fashion where different elements are spread across several interconnected computer systems. Any kind of computer system or other apparatus adapted for carrying out the methods described herein is suited. A typical combination of hardware and software may be a general-purpose computer system with a computer program that, when being loaded and executed, controls the computer system such that it carries out the methods described herein.
The present invention may also be embedded in a computer program product, which comprises all the features enabling the implementation of the methods described herein, and which when loaded in a computer system is able to carry out these methods. Computer program in the present context means any expression, in any language, code or notation, of a set of instructions intended to cause a system having an information processing capability to perform a particular function either directly or after either or both of the following: a) conversion to another language, code or notation; b) reproduction in a different material form.
While the present invention has been described with reference to certain embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the scope of the present invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the present invention without departing from its scope. Therefore, it is intended that the present invention not be limited to the particular embodiment disclosed, but that the present invention will include all embodiments falling within the scope of the appended claims.