Method and system for writing data to MEMS display elements

Information

  • Patent Grant
  • 8791897
  • Patent Number
    8,791,897
  • Date Filed
    Thursday, November 8, 2012
    13 years ago
  • Date Issued
    Tuesday, July 29, 2014
    11 years ago
Abstract
Charge balanced display data writing methods use write and hold cycles of opposite polarity during selected frame update periods. The transitions between voltages of opposite polarity are sufficiently brief that the display elements do not change state. A release cycle may be provided to reduce the chance that a given display element will become stuck in an actuated state.
Description
BACKGROUND

Microelectromechanical systems (MEMS) include micro mechanical elements, actuators, and electronics. Micromechanical elements may be created using deposition, etching, and or other micromachining processes that etch away parts of substrates and/or deposited material layers or that add layers to form electrical and electromechanical devices. One type of MEMS device is called an interferometric modulator. An interferometric modulator may comprise a pair of conductive plates, one or both of which may be transparent and/or reflective in whole or part and capable of relative motion upon application of an appropriate electrical signal. One plate may comprise a stationary layer deposited on a substrate, the other plate may comprise a metallic membrane separated from the stationary layer by an air gap. Such devices have a wide range of applications, and it would be beneficial in the art to utilize and/or modify the characteristics of these types of devices so that their features can be exploited in improving existing products and creating new products that have not yet been developed.


SUMMARY

The system, method, and devices of the invention each have several aspects, no single one of which is solely responsible for its desirable attributes. Without limiting the scope of this invention, its more prominent features will now be discussed briefly. After considering this discussion, and particularly after reading the section entitled “Detailed Description of Certain Embodiments” one will understand how the features of this invention provide advantages over other display devices.


In one embodiment, a method of actuating a MEMS display element is provided, wherein the MEMS display element comprises a portion of an array of MEMS display elements. The method includes writing display data to the MEMS display element with a potential difference of a first polarity during a first portion of a display write process, and re-writing the display data to the MEMS display element with a potential difference having a polarity opposite the first polarity during a second portion of the display write process. Subsequently, a first bias potential having the first polarity is applied to the MEMS display element during a third portion of the display write process and a second bias potential having the opposite polarity is applied to the MEMS display element during a fourth portion of the display write process.


In another embodiment, a method of maintaining a frame of display data on an array of MEMS display elements includes alternately applying approximately equal bias voltages of opposite polarities to the MEMS display elements for periods of time defined at least in part by the inverse of a rate at which frames of display data are received by a display system. Each period of time may be substantially equal to 1/(2f) or 1/(4f), wherein f is a defined frequency of frame refresh cycles.


In another embodiment, a method of writing frames of display data to an array of MEMS display elements at a rate of one frame per defined frame update period includes writing display data to the MEMS display elements, wherein the writing takes less than the frame update period and applying a series of bias potentials of alternating polarity to the MEMS display elements for the remainder of the frame update period.


Display devices are also provided. In one such embodiment, a MEMS display device is configured to display images at a frame update rate, the frame update rate defining a frame update period. The display device includes row and column driver circuitry configured to apply a polarity balanced sequence of bias voltages to substantially all columns of a MEMS display array for portions of at least one frame update period, wherein the portions are defined by a time remaining between completing a frame write process for a first frame, and beginning a frame write process for a next subsequent frame.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is an isometric view depicting a portion of one embodiment of an interferometric modulator display in which a movable reflective layer of a first interferometric modulator is in a released position and a movable reflective layer of a second interferometric modulator is in an actuated position.



FIG. 2 is a system block diagram illustrating one embodiment of an electronic device incorporating a 3×3 interferometric modulator display.



FIG. 3 is a diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometric modulator of FIG. 1.



FIG. 4 is an illustration of a set of row and column voltages that may be used to drive an interferometric modulator display.



FIGS. 5A and 5B illustrate one exemplary timing diagram for row and column signals that may be used to write a frame of display data to the 3×3 interferometric modulator display of FIG. 2.



FIG. 6A is a cross section of the device of FIG. 1.



FIG. 6B is a cross section of an alternative embodiment of an interferometric modulator.



FIG. 6C is a cross section of another alternative embodiment of an interferometric modulator.



FIG. 7 is a timing diagram illustrating application of opposite write polarities to different frames of display data.



FIG. 8 is a timing diagram illustrating write and hold cycles during a frame update period in a first embodiment of the invention.



FIG. 9 is a timing diagram illustrating write and hold cycles during a frame update period in a first embodiment of the invention.



FIG. 10 is a timing diagram illustrating variable length write and hold cycles during frame update periods.



FIG. 11 is a timing diagram illustrating a drive process according to an embodiment.





DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

The following detailed description is directed to certain specific embodiments of the invention. However, the invention can be embodied in a multitude of different ways. In this description, reference is made to the drawings wherein like parts are designated with like numerals throughout. As will be apparent from the following description, the invention may be implemented in any device that is configured to display an image, whether in motion (e.g., video) or stationary (e.g., still image), and whether textual or pictorial. More particularly, it is contemplated that the invention may be implemented in or associated with a variety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wrist watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, packaging, and aesthetic structures (e.g., display of images on a piece of jewelry). MEMS devices of similar structure to those described herein can also be used in non-display applications such as in electronic switching devices.


One interferometric modulator display embodiment comprising an interferometric MEMS display element is illustrated in FIG. 1. In these devices, the pixels are in either a bright or dark state. In the bright (“on” or “open”) state, the display element reflects a large portion of incident visible light to a user. When in the dark (“off” or “closed”) state, the display element reflects little incident visible light to the user. Depending on the embodiment, the light reflectance properties of the “on” and “off” states may be reversed. MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.



FIG. 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator. In some embodiments, an interferometric modulator display comprises a row/column array of these interferometric modulators. Each interferometric modulator includes a pair of reflective layers positioned at a variable and controllable distance from each other to form a resonant optical cavity with at least one variable dimension. In one embodiment, one of the reflective layers may be moved between two positions. In the first position, referred to herein as the released state, the movable layer is positioned at a relatively large distance from a fixed partially reflective layer. In the second position, the movable layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.


The depicted portion of the pixel array in FIG. 1 includes two adjacent interferometric modulators 12a and 12b. In the interferometric modulator 12a on the left, a movable and highly reflective layer 14a is illustrated in a released position at a predetermined distance from a fixed partially reflective layer 16a. In the interferometric modulator 12b on the right, the movable highly reflective layer 14b is illustrated in an actuated position adjacent to the fixed partially reflective layer 16b.


The fixed layers 16a, 16b are electrically conductive, partially transparent and partially reflective, and may be fabricated, for example, by depositing one or more layers each of chromium and indium-tin-oxide onto a transparent substrate 20. The layers are patterned into parallel strips, and may form row electrodes in a display device as described further below. The movable layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the row electrodes 16a, 16b) deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial material is etched away, the deformable metal layers are separated from the fixed metal layers by a defined air gap 19. A highly conductive and reflective material such as aluminum may be used for the deformable layers, and these strips may form column electrodes in a display device.


With no applied voltage, the cavity 19 remains between the layers 14a, 16a and the deformable layer is in a mechanically relaxed state as illustrated by the pixel 12a in FIG. 1. However, when a potential difference is applied to a selected row and column, the capacitor formed at the intersection of the row and column electrodes at the corresponding pixel becomes charged, and electrostatic forces pull the electrodes together. If the voltage is high enough, the movable layer is deformed and is forced against the fixed layer (a dielectric material which is not illustrated in this Figure may be deposited on the fixed layer to prevent shorting and control the separation distance) as illustrated by the pixel 12b on the right in FIG. 1. The behavior is the same regardless of the polarity of the applied potential difference. In this way, row/column actuation that can control the reflective vs. non-reflective pixel states is analogous in many ways to that used in conventional LCD and other display technologies.



FIGS. 2 through 5 illustrate one exemplary process and system for using an array of interferometric modulators in a display application. FIG. 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate aspects of the invention. In the exemplary embodiment, the electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM, Pentium®, Pentium II®, Pentium III®, Pentium IV®, Pentium® Pro, an 8051, a MIPS®, a Power PC®, an ALPHA®, or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array. As is conventional in the art, the processor 21 may be configured to execute one or more software modules. In addition to executing an operating system, the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application.


In one embodiment, the processor 21 is also configured to communicate with an array controller 22. In one embodiment, the array controller 22 includes a row driver circuit 24 and a column driver circuit 26 that provide signals to a pixel array 30. The cross section of the array illustrated in FIG. 1 is shown by the lines 1-1 in FIG. 2. For MEMS interferometric modulators, the row/column actuation protocol may take advantage of a hysteresis property of these devices illustrated in FIG. 3. It may require, for example, a 10 volt potential difference to cause a movable layer to deform from the released state to the actuated state. However, when the voltage is reduced from that value, the movable layer maintains its state as the voltage drops back below 10 volts. In the exemplary embodiment of FIG. 3, the movable layer does not release completely until the voltage drops below 2 volts. There is thus a range of voltage, about 3 to 7 V in the example illustrated in FIG. 3, where there exists a window of applied voltage within which the device is stable in either the released or actuated state. This is referred to herein as the “hysteresis window” or “stability window.” For a display array having the hysteresis characteristics of FIG. 3, the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be released are exposed to a voltage difference of close to zero volts. After the strobe, the pixels are exposed to a steady state voltage difference of about 5 volts such that they remain in whatever state the row strobe put them in. After being written, each pixel sees a potential difference within the “stability window” of 3-7 volts in this example. This feature makes the pixel design illustrated in FIG. 1 stable under the same applied voltage conditions in either an actuated or released pre-existing state. Since each pixel of the interferometric modulator, whether in the actuated or released state, is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage within the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed.


In typical applications, a display frame may be created by asserting the set of column electrodes in accordance with the desired set of actuated pixels in the first row. A row pulse is then applied to the row 1 electrode, actuating the pixels corresponding to the asserted column lines. The asserted set of column electrodes is then changed to correspond to the desired set of actuated pixels in the second row. A pulse is then applied to the row 2 electrode, actuating the appropriate pixels in row 2 in accordance with the asserted column electrodes. The row 1 pixels are unaffected by the row 2 pulse, and remain in the state they were set to during the row 1 pulse. This may be repeated for the entire series of rows in a sequential fashion to produce the frame. Generally, the frames are refreshed and/or updated with new display data by continually repeating this process at some desired number of frames per second. A wide variety of protocols for driving row and column electrodes of pixel arrays to produce display frames are also well known and may be used in conjunction with the present invention.



FIGS. 4 and 5 illustrate one possible actuation protocol for creating a display frame on the 3×3 array of FIG. 2. FIG. 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of FIG. 3. In the FIG. 4 embodiment, actuating a pixel involves setting the appropriate column to −Vbias, and the appropriate row to +ΔV, which may correspond to −5 volts and +5 volts respectively Releasing the pixel is accomplished by setting the appropriate column to +Vbias, and the appropriate row to the same +ΔV, producing a zero volt potential difference across the pixel. In those rows where the row voltage is held at zero volts, the pixels are stable in whatever state they were originally in, regardless of whether the column is at +Vbias, or −Vbias. As is also illustrated in FIG. 4, it will be appreciated that voltages of opposite polarity than those described above can be used, e.g., actuating a pixel can involve setting the appropriate column to +Vbias, and the appropriate row to −ΔV. In this embodiment, releasing the pixel is accomplished by setting the appropriate column to −Vbias, and the appropriate row to the same −ΔV, producing a zero volt potential difference across the pixel.



FIG. 5B is a timing diagram showing a series of row and column signals applied to the 3×3 array of FIG. 2 which will result in the display arrangement illustrated in FIG. 5A, where actuated pixels are non-reflective. Prior to writing the frame illustrated in FIG. 5A, the pixels can be in any state, and in this example, all the rows are at 0 volts, and all the columns are at +5 volts. With these applied voltages, all pixels are stable in their existing actuated or released states.


In the FIG. 5A frame, pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated. To accomplish this, during a “line time” for row 1, columns 1 and 2 are set to −5 volts, and column 3 is set to +5 volts. This does not change the state of any pixels, because all the pixels remain in the 3-7 volt stability window. Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and releases the (1,3) pixel. No other pixels in the array are affected. To set row 2 as desired, column 2 is set to −5 volts, and columns 1 and 3 are set to +5 volts. The same strobe applied to row 2 will then actuate pixel (2,2) and release pixels (2,1) and (2,3). Again, no other pixels of the array are affected. Row 3 is similarly set by setting columns 2 and 3 to −5 volts, and column 1 to +5 volts. The row 3 strobe sets the row 3 pixels as shown in FIG. 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or −5 volts, and the display is then stable in the arrangement of FIG. 5A. It will be appreciated that the same procedure can be employed for arrays of dozens or hundreds of rows and columns. It will also be appreciated that the timing, sequence, and levels of voltages used to perform row and column actuation can be varied widely within the general principles outlined above, and the above example is exemplary only, and any actuation voltage method can be used with the present invention.


The details of the structure of interferometric modulators that operate in accordance with the principles set forth above may vary widely. For example, FIGS. 6A-6C illustrate three different embodiments of the moving mirror structure. FIG. 6A is a cross section of the embodiment of FIG. 1, where a strip of metal material 14 is deposited on orthogonally extending supports 18. In FIG. 6B, the moveable reflective material 14 is attached to supports at the corners only, on tethers 32. In FIG. 6C, the moveable reflective material 14 is suspended from a deformable layer 34. This embodiment has benefits because the structural design and materials used for the reflective material 14 can be optimized with respect to the optical properties, and the structural design and materials used for the deformable layer 34 can be optimized with respect to desired mechanical properties. The production of various types of interferometric devices is described in a variety of published documents, including, for example, U.S. Published Application 2004/0051929. A wide variety of well known techniques may be used to produce the above described structures involving a series of material deposition, patterning, and etching steps.


It is one aspect of the above described devices that charge can build on the dielectric between the layers of the device, especially when the devices are actuated and held in the actuated state by an electric field that is always in the same direction. For example, if the moving layer is always at a higher potential relative to the fixed layer when the device is actuated by potentials having a magnitude larger than the outer threshold of stability, a slowly increasing charge buildup on the dielectric between the layers can begin to shift the hysteresis curve for the device. This is undesirable as it causes display performance to change over time, and in different ways for different pixels that are actuated in different ways over time. As can be seen in the example of FIG. 5B, a given pixel sees a 10 volt difference during actuation, and every time in this example, the row electrode is at a 10 V higher potential than the column electrode. During actuation, the electric field between the plates therefore always points in one direction, from the row electrode toward the column electrode.


This problem can be reduced by actuating the MEMS display elements with a potential difference of a first polarity during a first portion of the display write process, and actuating the MEMS display elements with a potential difference having a polarity opposite the first polarity during a second portion of the display write process. This basic principle is illustrated in FIGS. 7, 8A, and 8B.


In FIG. 7, two frames of display data are written in sequence, frame N and frame N+1. In this Figure, the data for the columns goes valid for row 1 (i.e., either +5 or −5 depending on the desired state of the pixels in row 1) during the row 1 line time, valid for row 2 during the row 2 line time, and valid for row 3 during the row 3 line time. Frame N is written as shown in FIG. 5B, which will be termed positive polarity herein, with the row electrode 10 V above the column electrode during MEMS device actuation. During actuation, the column electrode may be at −5 V, and the scan voltage on the row is +5 V in this example. The actuation and release of display elements for Frame N is thus performed according to the center row of FIG. 4 above.


Frame N+1 is written in accordance with the lowermost row of FIG. 4. For Frame N+1, the scan voltage is −5 V, and the column voltage is set to +5 V to actuate, and −5 V to release. Thus, in Frame N+1, the column voltage is 10 V above the row voltage, termed a negative polarity herein. As the display is continually refreshed and/or updated, the polarity can be alternated between frames, with Frame N+2 being written in the same manner as Frame N, Frame N+3 written in the same manner as Frame N+1, and so on. In this way, actuation of pixels takes place in both polarities. In embodiments following this principle, potentials of opposite polarities are respectively applied to a given MEMS element at defined times and for defined time durations that depend on the rate at which image data is written to MEMS elements of the array, and the opposite potential differences are each applied an approximately equal amount of time over a given period of display use. This helps reduce charge buildup on the dielectric over time.


A wide variety of modifications of this scheme can be implemented. For example, Frame N and Frame N+1 can comprise different display data. Alternatively, it can be the same display data written twice to the array with opposite polarities. One specific embodiment wherein the same data is written twice with opposite polarity signals is illustrated in additional detail in FIG. 8.


In this Figure, Frame N and N+1 update periods are illustrated. These update periods are typically the inverse of a selected frame update rate that is defined by the rate at which new frames of display data are received by the display system. This rate may, for example, be 15 Hz, 30 Hz, or another frequency depending on the nature of the image data being displayed.


It is one feature of the display elements described herein that a frame of data can generally be written to the array of display elements in a time period shorter than the update period defined by the frame update rate. In the embodiment of FIG. 8, the frame update period is divided into four portions or intervals, designated 40, 42, 44, and 46 in FIG. 8. FIG. 8 illustrates a timing diagram for a 3 row display, such as illustrated in FIG. 5A.


During the first portion 40 of a frame update period, the frame is written with potential differences across the modulator elements of a first polarity. For example, the voltages applied to the rows and columns may follow the polarity illustrated by the center row of FIG. 4 and FIG. 5B. As with FIG. 7, in FIG. 8, the column voltages are not shown individually, but are indicated as a multi-conductor bus, where the column voltages are valid for row 1 data during period 50, are valid for row 2 data during period 52, and valid for row 3 data during period 54, wherein “valid” is a selected voltage which differs depending on the desired state of a display element in the column to be written. In the example of FIG. 5B, each column may assume a potential of +5 or −5 depending on the desired display element state. As explained above, row pulse 51 sets the state of row 1 display elements as desired, row pulse 53 sets the state of row 2 display elements as desired, and row pulse 55 sets the state of row 3 display elements as desired.


During a second portion 42 of the frame update period, the same data is written to the array with the opposite polarities applied to the display elements. During this period, the voltages present on the columns are the opposite of what they were during the first portion 40. If the voltage was, for example, +5 volts on a column during time period 50, it will be −5 volts during time period 60, and vice versa. The same is true for sequential applications of sets of display data to the columns, e.g., the potential during period 62 is opposite to that of 52, and the potential during period 64 is opposite to that applied during time period 54. Row strobes 61, 63, 65 of opposite polarity to those provided during the first portion 40 of the frame update period re-write the same data to the array during second portion 42 as was written during portion 40, but the polarity of the applied voltage across the display elements is reversed.


In the embodiment illustrated in FIG. 8, both the first period 40 and the second period 42 are complete before the end of the frame update period. In this embodiment, this time period is filled with a pair of alternating hold periods 44 and 46. Using the array of FIGS. 3-5 as an example, during the first hold period 44, the rows are all held at 0 volts, and the columns are all brought to +5 V. During the second hold period 46, the rows remain at 0 volts, and the columns are all brought to −5 V. Thus, during the period following array writing of Frame N, but before array writing of Frame N+1, bias potentials of opposite polarity are each applied to the elements of the array. During these periods, the state of the array elements does not change, but potentials of opposite polarity are applied to minimize charge buildup in the display elements.


During the next frame update period for Frame N+1, the process may be repeated, as shown in FIG. 8. It will be appreciated that a variety of modifications of this overall method may be utilized to advantageous effect. For example, more than two hold periods could be provided. FIG. 9 illustrates an embodiment where the writing in opposite polarities is done on a row by row basis rather than a frame by frame basis. In this embodiment, the time periods 40 and 42 of FIG. 8 are interleaved. In addition, the modulator may be more susceptible to charging in one polarity than the other, and so although essentially exactly equal positive and negative write and hold times are usually most advantageous, it might be beneficial in some cases to skew the relative time periods of positive and negative polarity actuation and holding slightly. Thus, in one embodiment, the time of the write cycles and hold cycles can be adjusted so as to allow the charge to balance out. In an exemplary embodiment, using values selected purely for illustration and ease of arithmetic, an electrode material can have a rate of charging in positive polarity is twice as fast the rate of charging in the negative polarity. If the positive write cycle, write+, is 10 ms, the negative write cycle, write−, could be 20 ms to compensate. Thus the write+ cycle will take a third of the total write cycle, and the write− cycle will take two-thirds of the total write time. Similarly the hold cycles could have a similar time ratio. In other embodiments, the change in electric field could be non-linear, such that the rate of charge or discharge could vary over time. In this case, the cycle times could be adjusted based on the non-linear charge and discharge rates.


In some embodiments, several timing variables are independently programmable to ensure DC electric neutrality and consistent hysteresis windows. These timing settings include, but are not limited to, the write+ and write− cycle times, the positive hold and negative hold cycle times, and the row strobe time.


While the frame update cycles discussed herein have a set order of write+, write−, hold +, and hold −, this order can be changed. In other embodiments, the order of cycles can be any other permutation of the cycles. In still other embodiments, different cycles and different permutations of cycles can be used for different display update periods. For example, Frame N might include only a write+ cycle, hold+ cycle, and a hold− cycle, while subsequent Frame N+1 could include only a write−, hold+, and hold− cycle. Another embodiment could use write+, hold+, write−, hold− for one or a series of frames, and then use write−, hold−, write+, hold+ for the next subsequent one or series of frames. It will also be appreciated that the order of the positive and negative polarity hold cycles can be independently selected for each column. In this embodiment, some columns cycle through hold+ first, then hold−, while other columns go to hold− first and then to hold+. In one example, depending on the configuration of the column driver circuit, it may be more advantageous to set half the columns at −5 V and half at +5 V for the first hold cycle 44, and then switch all column polarities to set the first half to +5 V and the second half to −5 V for the second hold cycle 46.


It has also been found advantageous to periodically include a release cycle for the MEMS display elements. It is advantageous to perform this release cycle for one or more rows during some of the frame update cycles. This release cycle will typically be provided relatively infrequently, such as every 100,000 or 1,000,000 frame updates, or every hour or several hours of display operation. The purpose of this periodic releasing of all or substantially all pixels is to reduce the chance that a MEMS display element that is continually actuated for a long period due to the nature of the images being displayed will become stuck in an actuated state. In the embodiment of FIG. 8, for example, period 50 could be a write+ cycle that writes all the display elements of row 1 into a released state every 100,000 frame updates. The same may be done for all the rows of the display with periods 52, 54, and/or 60, 62, 64. Since they occur infrequently and for short periods, these release cycles may be widely spread in time (e.g. every 100,000 or more frame updates or every hour or more of display operation) and spread at different times over different rows of the display so as to eliminate any perceptible affect on visual appearance of the display to a normal observer.



FIG. 10 shows another embodiment wherein frame writing may take a variable amount of the frame update period, and the hold cycle periods are adjusted in length in order fill the time between completion of the display write process for one frame and the beginning of the display write process for the subsequent frame. In this embodiment, the time to write a frame of data, e.g. periods 40 and 42, may vary depending on how different a frame of data is from the preceding frame. In FIG. 10, Frame N requires a complete frame write operation, wherein all the rows of the array are strobed. To do this in both polarities requires time periods 40 and 42 as illustrated in FIGS. 8 and 9. For Frame N+1, only some of the rows require updates because in this example, the image data is the same for some of the rows of the array. Rows that are unchanged (e.g. row 1 and row N of FIG. 10) are not strobed. Writing the new data to the array thus requires shorter periods 70 and 72 since only some of the rows need to be strobed. For Frame N+1, the hold cycles 44, 46 are extended to fill the remaining time before writing Frame N+2 is to begin.


In this example, Frame N+2 is unchanged from Frame N+1. No write cycles are then needed, and the update period for Frame N+2 is completely filled with hold cycles 44 and 46. As described above, more than two hold cycles, e.g. four cycles, eight cycles, etc. could be used.



FIG. 11 is a state diagram illustrating voltage differences with respect to time, for two frames in which a 1×3 array is updated using a preferred driving process. A first array status 520 represents a first frame, and the second array status 522 represents a second frame. A “1” in the array status 520 and the array status 522 illustrate an interferometric modulator in the “OFF,” or near, position. The column 1 signal 524 provides the data signal for column 1 of the array 520. If additional columns were present, they could function simultaneously using the same row signals, wherein the pulses act as timing pulses to address the row.


During the first frame update 532, the column signal 524 is logically inverted from the data pattern of column 1 in the first array 520. The row signals 526, 528, and 530 will act as timing signals, wherein a pulse 533 indicates addressing of the row. In the first frame update 532, the row signals 526, 528, and 530 will pulse high. When the column signal 524 is low while a row signal is high, there will be a voltage difference across the electrodes of the particular interferometric modulator at the intersection of the column and row. When the first row signal 526 goes high, the column data signal 524 is low. The deformable layer 34, for example, will collapse if it was not already collapsed due to the differing voltage applied to the deformable layer 34 and the electrode 16, for example. If the cavity was already collapsed, nothing will happen. When the row 2 signal 528 goes high, the column data signal 524 is also high. In this case, the interferometric modulator addressed will be in the near position because the voltage difference between the deformable layer 34 and the electrode 16 will be low. When the third row signal 530 goes high, the column data signal 524 is low. Here, again, the deformable layer 34 at the particular row and column intersection will collapse if it was not already collapsed due to the differing voltage applied to the deformable layer 34 and the electrode 16.


When the row signals are not pulsing, they may be at a bias voltage. The difference between the bias voltage and the column signal is preferably within the hysteresis window, and thus the layers are maintained in their existing state. After the write cycle of the frame update, a hold cycle may occur. During the hold cycle the row signals 526, 528, and 530 will be at the bias voltage, and the column signal 524 is high. However, the column signal 524 could also be at different voltages, but this will not change the state of the interferometric modulators as long as the voltage differences are within the hysteresis window.


In the next frame update 534, the row signals 526, 528, and 530 sequentially go low to serve as timing pulses for addressing the row. The column signal 524 will be as seen in column 1 of the second array. However, the column data signal 524 will not be inverted from the status array 522 when the row signals go low as the timing pulse. When the row signal goes low, that row is addressed by the column signal 524. When the row signal is low and the column signal is low, there will be a very small voltage difference across the electrodes. For example, the column data signal 524 is high when the row voltage 526 is low, there will be a small voltage difference between the deformable layer 34 and the electrode 16. Thus, the deformable layer 34 will no longer be attracted to the electrode 16, and the deformable layer 34 will release, raising the reflective layer 14, for example, from an oxide layer formed on the electrode 16, for example. When the second row signal 528 goes low, the column data signal 524 is high. The deformable layer 34 will collapse if it was not already collapsed due to the differing voltage applied to the deformable layer 34 and the electrode 16. When the third row signal 530 goes low, the column data signal 524 is low. The deformable layer 34 will move away from the oxide layer if it was already collapsed due to the low voltage difference applied to the deformable layer 34 and the electrode 16. When the row signals are at the row bias voltage, the voltage difference is preferably within the hysteresis window and no change in state occurs. After the write cycle of the frame update, a hold cycle may occur. During the hold cycle the row signals 526, 528, and 530 will be at the bias voltage, and the column signal 524 is low. However, the column signal 524 could also be at different voltages, as long as the voltage difference is within the hysteresis window.


As mentioned above, the frame update cycles preferably also include a hold cycle. This will allow for time for new data to be sent to refresh the array. The hold cycle and the write cycles preferably alternate polarities so that a large charge does not build up on the electrodes. The row high voltage is preferably higher than the row bias voltage, which is higher than the row low voltage. In a preferred embodiment, all of these voltages applied on the column signal 524 and the row signals 526, 528, 530 are greater than or equal to a ground voltage. Preferably, the column hold voltages vary less than the column write voltages, so that the difference between the hold voltages and the row bias voltage will stay within the hysteresis window. In an exemplary embodiment, the column high and column low voltages vary by approximately 20 Volts, and the hold voltages vary 10 Volts. However, skilled practitioners will appreciate that the specific voltages used can be varied.


Note that the actuation or release of the upper membrane is not instantaneous. In order for the change in state to occur, the voltage must be outside the hysteresis window for a set length of time. This time period is defined by the following equation:

τChange VoltageiMoDRC


In other words, in order to change the state of the interferometric modulator, the time at the change voltage, i.e. a voltage either greater than the actuation threshold voltage or less than the release threshold voltage, should be greater than the sum of two time constants. The first time constant is a mechanical constant of the interferometric modulator, which is determined with reference to the thickness of the electrodes, the dielectric material, and the materials of the electrodes. Other factors that are relevant to the mechanical constant include the geometry of the deformable layer 34, the tensile stress of the deformable layer 34 material, and the ease with which air underneath the interferometric modulator reflective layer 14 can be moved out of the cavity. The ease of moving the air is affected by placement of damping holes in the reflective layer 14. The second time constant is the time constant of the resistance and capacitance in the circuit connecting the driving element and the interferometric modulator.


Referring to FIG. 11, when the timing pulse (such as the timing pulse 533) is not present on the row signals 526, 528, 530, a bias voltage may be applied. In order to maintain the setting of the interferometric modulator when the bias voltage is applied on the timing signal, one of two conditions should be met. The first condition is that the absolute value of the voltage difference between the deformable layer 34 and the electrode 16 does not exceed an actuation voltage or fall below a release voltage. The absolute value of the (column minus row) voltage should have a value greater than the release voltage, but less than the actuation voltage, to remain in the hysteresis window. Thus, the column data signal should vary from the row bias voltage by at least the release voltage, but less than the actuation voltage. This may be used when only one polarity is used for the data signal and timing signal. This is preferred when the electronics are not capable of sourcing a large amount of current or the impedance on the lines of the circuit is large.


In addition to the first condition or in the alternative, the second condition should be met to avoid accidental state changes. The second condition is that the RMS voltage across the two electrodes (column minus row) should be greater than the absolute value of the release voltage and less than the absolute value of the actuation voltage. When the voltage hops between the negative hysteresis window and the positive hysteresis window in FIG. 3, the RMS voltage will enable the state to remain constant. RMS voltages vary based upon the transition time. In a preferred embodiment, the voltages on the electrodes switch rapidly, thus maintaining a large RMS voltage. If the voltage switches polarities slowly, the RMS voltage will fall and accidental state changes could occur.


It will be understood by those of skill in the art that numerous and various modifications can be made without departing from the spirit of the present invention. Therefore, it should be clearly understood that the forms of the present invention are illustrative only and are not intended to limit the scope of the present invention.

Claims
  • 1. A method of actuating an electromechanical display element, the display element comprising a portion of an array of display elements, the method comprising: writing display data to the display element with a potential difference of a first polarity during a first portion of a display write process;
  • 2. The method of claim 1, further comprising writing display data to the electromechanical display element with a potential difference having a polarity opposite the first polarity during a fourth portion of the display write process.
  • 3. The method of claim 2, wherein during the first portion of the display write process, a first frame of display data is written to the array of electromechanical display elements, and wherein during the fourth portion of the display write process, the first frame of display data is re-written to the array of electromechanical display elements.
  • 4. The method of claim 3, wherein during the second and third portions of the display write process the first frame of display data is held following the re-writing.
  • 5. The method of claim 4, additionally comprising writing a second frame of display data using the writing, re-writing, applying a first bias potential and applying a second bias potential.
  • 6. The method of claim 2, wherein during the first portion of the display write process, a first row of display data is written to the array of electromechanical display elements, and wherein during the fourth portion of the display write process, the first row of display data is re-written to the array of electromechanical display elements.
  • 7. The method of claim 6, wherein during the second and third portions of the display write process, the first row of display data is held following the re-writing.
  • 8. The method of claim 7, additionally comprising writing a second row of display data using the writing, re-writing, applying a first bias potential and applying a second bias potential.
  • 9. The method of claim 2, wherein the first, second, third, and fourth portions of the display write process each comprise approximately one-fourth of a time period defined by the inverse of a rate at which frames of display data are received by a display system.
  • 10. A method of actuating an electromechanical display element, the display element comprising a portion of an array of display elements, the method comprising: writing display data to the display element with a potential difference of a first polarity during a first portion of a display write process;applying a first bias potential having the first polarity to the display element during a second portion of the display write process; andtransitioning the potential applied to the display element from the first bias potential to apply a second bias potential having a polarity opposite the first polarity to the electromechanical display element during a third portion of the display write process, wherein a transition time between applying the first bias potential and applying the second bias potential is configured such that the display element does not change states as a result of transitioning the voltage from the first bias potential to the second bias potential, wherein the transition time is less than or equal to τiMoD+τRC, wherein τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 11. A method of maintaining a frame of display data on an array of electromechanical display elements, the method comprising alternately and sequentially transitioning a voltage applied to the electromechanical display elements between approximately equal bias potentials of opposite polarities so as to maintain a root mean square potential of the bias potentials within a hysteresis window of the electromechanical display elements wherein transitioning the voltage applied causes a potential difference across the display elements to vary between opposite polarities; and wherein a transition time between the bias potentials is less than or equal to “τiMoD+“τRC, wherein “τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 12. A method of maintaining a frame of display data on an array of electromechanical display elements, the method comprising alternately and sequentially transitioning a voltage applied to the electromechanical display elements between approximately equal bias potentials of opposite polarities so as to maintain a root mean square potential of the bias potentials within a hysteresis window of the electromechanical display elements, wherein a transition time between the bias potentials is less than or equal to τiMoD+τRC, wherein τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 13. A method of writing frames of display data to an array of electromechanical display elements at a rate of one frame per defined frame update period, the method comprising: writing display data to the electromechanical display elements, wherein the writing takes less than the frame update period; andafter the writing the display data, sequentially transitioning an applied voltage between bias potentials of alternating polarity to the electromechanical display elements for the remainder of the frame update period, wherein a root mean square potential of the applied voltage is within a hysteresis window of the electromechanical display elements, wherein transitioning the voltage applied causes a potential difference across the display elements to vary between opposite polarities; andwherein a transition time between the bias potentials is less than or equal to “τiMoD+“τRC, wherein “τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 14. A method of writing frames of display data to an array of electromechanical display elements at a rate of one frame per defined frame update period, the method comprising: writing display data to the electromechanical display elements, wherein the writing takes less than the frame update period; andafter the writing the display data, sequentially transitioning an applied voltage between bias potentials of alternating polarity to the electromechanical display elements for the remainder of the frame update period, wherein a root mean square potential of the applied voltage is within a hysteresis window of the electromechanical display elements, wherein a transition time between consecutive bias potentials is less than or equal to τiMoD+τRC, wherein τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 15. The method of claim 13, wherein a bias potentially of a first polarity is applied during approximately half of the remainder of the frame update period, and a bias potentially of a second polarity is applied during approximately half of the remainder of the frame update period.
  • 16. An electromechanical display device, comprising: an array of electromechanical display elements; and a driver configured to: write display data to the display elements with a potential difference of a first polarity during a first portion of a display write process, apply a first bias potential to the display element during a second portion of the display write process, the first bias potential causing a first potential difference across the display element with the first polarity, andtransition the potential applied to the display element from the first bias potential to apply a second bias potential to the electromechanical display element during a third portion of the display write process, the second bias potential causing a second potential difference across the display element with a second polarity opposite the first wherein a transition time between applying the first bias potential and applying the second bias potential is configured such that the display element does not change states as a result of transitioning the voltage from the first bias potential to the second bias potential; andwherein a transition time between the bias potentials is less than or equal to “τiMoD+“τRC, wherein “τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC com rises a constant related to electrical characteristics of the electromechanical display element.
  • 17. The device of claim 16, wherein the driver is further configured to write display data to the electromechanical display elements with a potential difference having a polarity opposite the first polarity during a fourth portion of the display write process.
  • 18. The device of claim 17, wherein the driver is further configured to write a first row of display data to the array of electromechanical display elements during the first portion of the display write process, and to re-write the first row of display data to the array of electromechanical display elements during the fourth portion of the display write process.
  • 19. The device of claim 18, wherein the driver is further configured to hold the first row of display data following the re-writing during the second and third portions of the display write process.
  • 20. The device of claim 19, wherein the driver is further configured to write a second row of display data by writing the row of display data, re-writing the row of display data, applying a first bias potential, and applying a second bias potential.
  • 21. An electromechanical display device, comprising: an array of electromechanical display elements; anda driver configured to: write display data to the display elements with a potential difference of a first polarity during a first portion of a display write process,apply a first bias potential having the first polarity to the display element during a second portion of the display write process, andtransition the potential applied to the display element from the first bias potential to apply a second bias potential having a polarity opposite the first polarity to the electromechanical display element during a third portion of the display write process,wherein a transition time between applying the first bias potential and applying the second bias potential is configured such that the display element does not change states as a result of transitioning the voltage from the first bias potential to the second bias potential, wherein the transition time is less than or equal to τiMoD+τRC, wherein τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 22. An electromechanical display device, comprising: an array of electromechanical display elements; and a driver configured to alternately and sequentially transition a voltage applied to the electromechanical display elements between approximately equal bias potentials of opposite polarities so as to maintain a root means square value of the bias potentials within a hysteresis window of the electromechanical display elements, wherein transitioning the voltage applied causes a potential difference across the display elements to vary between opposite polarities; and wherein a transition time between the bias potentials is less than or equal to “τiMoD+“τRC, wherein “τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 23. An electromechanical display device, comprising: an array of electromechanical display elements; anda driver configured to alternately and sequentially transition a voltage applied to the electromechanical display elements between approximately equal bias potentials of opposite polarities so as to maintain a root mean square value of the bias potentials within a hysteresis window of the electromechanical display elements, wherein a transition time between the bias potentials is less than or equal to τiMoD+τRC, wherein τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 24. An electromechanical display device, comprising: an array of electromechanical display elements; and a driver configured to: write frames of display data to the array at a rate of one frame per defined frame update period, wherein the writing takes less than the frame update period, and after the writing the display data, sequentially transition an applied voltage between bias potentials of alternating polarity to the electromechanical display elements for the remainder of the frame update period, wherein a root mean square potential of the applied voltage is within a hysteresis window of the electromechanical display elements, wherein transitioning the voltage applied causes a potential difference across the display elements to vary between opposite polarities; and wherein a transition time between the bias potentials is less than or equal to “τiMoD+“τRC, wherein “τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 25. An electromechanical display device, comprising: an array of electromechanical display elements; anda driver configured to: write frames of display data to the array at a rate of one frame per defined frame update period, wherein the writing takes less than the frame update period, andafter the writing the display data, sequentially transition an applied voltage between bias potentials of alternating polarity to the electromechanical display elements for the remainder of the frame update period, wherein a root mean square potential of the applied voltage is within a hysteresis window of the electromechanical display elements, wherein a transition time between consecutive bias potentials is less than or equal to τiMoD+τRC, wherein τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 26. The device of claim 24, wherein a bias potentially of a first polarity is applied during approximately half of the remainder of the frame update period, and a bias potentially of a second polarity is applied during approximately half of the remainder of the frame update period.
  • 27. An electromechanical display device, comprising: means for writing display data to the display element with a potential difference of a first polarity during a first portion of a display write process;means for applying a first bias potential to the display element during a second portion of the display write process, the first bias potential causing a first potential difference across the display element with the first polarity; andmeans for transitioning the potential applied to the display element from the first bias potential to apply a second bias to the electromechanical display element during a third portion of the display write process, the second bias potential causing a second potential difference across the display element with a second polarity opposite the first polarity,wherein a transition time between applying the first bias potential and applying the second bias potential is configured such that the display element does not change states as a result of transitioning the voltage from the first bias potential to the second bias potential; andwherein a transition time between the bias potentials is less than or equal to “τiMoD+“τRC, wherein “τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 28. The device of claim 27, further comprising means for writing display data to the electromechanical display elements with a potential difference having a polarity opposite the first polarity during a fourth portion of the display write process.
  • 29. An electromechanical display device, comprising: means for writing display data to the display element with a potential difference of a first polarity during a first portion of a display write process;means for applying a first bias potential having the first polarity to the display element during a second portion of the display write process; andmeans for transitioning the potential applied to the display element from the first bias potential to apply a second bias potential having a polarity opposite the first polarity to the electromechanical display element during a third portion of the display write process,wherein a transition time between applying the first bias potential and applying the second bias potential is configured such that the display element does not change states as a result of transitioning the voltage from the first bias potential to the second bias potential, wherein the transition time is less than or equal to τiMoD+τRC, wherein τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 30. An electromechanical display device, comprising: an array of electromechanical display elements; and means for alternately and sequentially transitioning a voltage applied to the electromechanical display elements between approximately equal bias potentials of opposite polarities so as to maintain a root mean square potential of the bias potentials within a hysteresis window of the electromechanical display elements, wherein transitioning the voltage applied causes a potential difference across the display elements to vary between opposite polarities; and wherein a transition time between the bias potentials is less than or equal to “τiMoD+“τRC, wherein “τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 31. An electromechanical display device, comprising: an array of electromechanical display elements; andmeans for alternately and sequentially transitioning a voltage applied to the electromechanical display elements between approximately equal bias potentials of opposite polarities so as to maintain a root mean square potential of the bias potentials within a hysteresis window of the electromechanical display elements, wherein a transition time between the bias potentials is less than or equal to τiMoD+τRC, wherein τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 32. An electromechanical display device, comprising: an array of electromechanical display elements; and means for writing frames of display data to the array at a rate of one frame per defined frame update period, wherein the writing takes less than the frame update period, and means for sequentially transitioning an applied voltage between bias potentials of alternating polarity to the electromechanical display elements for the remainder of the frame update period, wherein a root mean square potential of the applied voltage is within a hysteresis window of the electromechanical display elements, wherein transitioning the voltage applied causes a potential difference across the display elements to vary between opposite polarities; and wherein a transition time between the bias potentials is less than or equal to “τiMoD+“τRC, wherein “τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
  • 33. An electromechanical display device, comprising: an array of electromechanical display elements; andmeans for writing frames of display data to the array at a rate of one frame per defined frame update period, wherein the writing takes less than the frame update period, andmeans for sequentially transitioning an applied voltage between bias potentials of alternating polarity to the electromechanical display elements for the remainder of the frame update period, wherein a root mean square potential of the applied voltage is within a hysteresis window of the electromechanical display elements, wherein a transition time between consecutive bias potentials is less than or equal to τiMoD+τRC, wherein τiMoD comprises a constant of the electromechanical display element determined with reference to physical characteristics of the electromechanical display element, and wherein τRC comprises a constant related to electrical characteristics of the electromechanical display element.
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. application Ser. No. 11/234,061, entitled “Method and System for Writing Data to Mems Display Elements,” and filed on Sep. 22, 2005, which is a continuation-in-part of U.S. application Ser. No. 11/100,762, entitled “METHOD AND SYSTEM FOR WRITING DATA TO MEMS DISPLAY ELEMENTS,” and filed on Apr. 6, 2005, now U.S. Pat. No. 7,602,375, which claims priority under 35 U.S.C. Section 119(e) to U.S. Provisional Application 60/613,483, entitled “Method and Device for Driving Interferometric Modulators,” and filed on Sep. 27, 2004, and U.S. Provisional Application 60/613,419 entitled Method and Device for Driving Interferometric Modulators with Hysteresis and filed on Sep. 27, 2004, each of which are hereby expressly incorporated by reference in their entirety.

US Referenced Citations (433)
Number Name Date Kind
3982239 Sherr Sep 1976 A
4403248 Te Velde Sep 1983 A
4441791 Hornbeck Apr 1984 A
4459182 Te Velde Jul 1984 A
4482213 Piliavin et al. Nov 1984 A
4500171 Penz et al. Feb 1985 A
4519676 Te Velde May 1985 A
4566935 Hornbeck Jan 1986 A
4571603 Hornbeck et al. Feb 1986 A
4596992 Hornbeck Jun 1986 A
4615595 Hornbeck Oct 1986 A
4662746 Hornbeck May 1987 A
4681403 Te Velde et al. Jul 1987 A
4709995 Kuribayashi et al. Dec 1987 A
4710732 Hornbeck Dec 1987 A
4856863 Sampsell et al. Aug 1989 A
4859060 Katagiri et al. Aug 1989 A
4954789 Sampsell Sep 1990 A
4956619 Hornbeck Sep 1990 A
4982184 Kirkwood Jan 1991 A
5018256 Hornbeck May 1991 A
5028939 Hornbeck et al. Jul 1991 A
5037173 Sampsell et al. Aug 1991 A
5055833 Hehlen et al. Oct 1991 A
5061049 Hornbeck Oct 1991 A
5078479 Vuilleumier Jan 1992 A
5079544 DeMond et al. Jan 1992 A
5083857 Hornbeck Jan 1992 A
5096279 Hornbeck et al. Mar 1992 A
5099353 Hornbeck Mar 1992 A
5124834 Cusano et al. Jun 1992 A
5142405 Hornbeck Aug 1992 A
5142414 Koehler Aug 1992 A
5162787 Thompson et al. Nov 1992 A
5168406 Nelson Dec 1992 A
5170156 DeMond et al. Dec 1992 A
5172262 Hornbeck Dec 1992 A
5179274 Sampsell Jan 1993 A
5192395 Boysel et al. Mar 1993 A
5192946 Thompson et al. Mar 1993 A
5206629 DeMond et al. Apr 1993 A
5212582 Nelson May 1993 A
5214419 DeMond et al. May 1993 A
5214420 Thompson et al. May 1993 A
5216537 Hornbeck Jun 1993 A
5226099 Mignardi et al. Jul 1993 A
5227900 Inaba et al. Jul 1993 A
5231532 Magel et al. Jul 1993 A
5233385 Sampsell Aug 1993 A
5233456 Nelson Aug 1993 A
5233459 Bozler et al. Aug 1993 A
5254980 Hendrix et al. Oct 1993 A
5272473 Thompson et al. Dec 1993 A
5278652 Urbanus et al. Jan 1994 A
5280277 Hornbeck Jan 1994 A
5285196 Gale, Jr. Feb 1994 A
5287096 Thompson et al. Feb 1994 A
5287215 Warde et al. Feb 1994 A
5296950 Lin et al. Mar 1994 A
5305640 Boysel et al. Apr 1994 A
5312513 Florence et al. May 1994 A
5323002 Sampsell et al. Jun 1994 A
5325116 Sampsell Jun 1994 A
5327286 Sampsell et al. Jul 1994 A
5331454 Hornbeck Jul 1994 A
5339116 Urbanus et al. Aug 1994 A
5365283 Doherty et al. Nov 1994 A
5411769 Hornbeck May 1995 A
5444566 Gale et al. Aug 1995 A
5446479 Thompson et al. Aug 1995 A
5448314 Heimbuch et al. Sep 1995 A
5452024 Sampsell Sep 1995 A
5454906 Baker et al. Oct 1995 A
5457493 Leddy et al. Oct 1995 A
5457566 Sampsell et al. Oct 1995 A
5459602 Sampsell Oct 1995 A
5461411 Florence et al. Oct 1995 A
5488505 Engle Jan 1996 A
5489952 Gove et al. Feb 1996 A
5497172 Doherty et al. Mar 1996 A
5497197 Gove et al. Mar 1996 A
5497262 Kaeriyama Mar 1996 A
5499062 Urbanus Mar 1996 A
5506597 Thompson et al. Apr 1996 A
5515076 Thompson et al. May 1996 A
5517347 Sampsell May 1996 A
5523803 Urbanus et al. Jun 1996 A
5526051 Gove et al. Jun 1996 A
5526172 Kanack Jun 1996 A
5526327 Cordova, Jr. Jun 1996 A
5526688 Boysel et al. Jun 1996 A
5535047 Hornbeck Jul 1996 A
5548301 Kornher et al. Aug 1996 A
5551293 Boysel et al. Sep 1996 A
5552924 Tregilgas Sep 1996 A
5552925 Worley Sep 1996 A
5563398 Sampsell Oct 1996 A
5567334 Baker et al. Oct 1996 A
5570135 Gove et al. Oct 1996 A
5578976 Yao Nov 1996 A
5581272 Conner et al. Dec 1996 A
5583688 Hornbeck Dec 1996 A
5589852 Thompson et al. Dec 1996 A
5597736 Sampsell Jan 1997 A
5598565 Reinhardt Jan 1997 A
5600383 Hornbeck Feb 1997 A
5602671 Hornbeck Feb 1997 A
5606441 Florence et al. Feb 1997 A
5608468 Gove et al. Mar 1997 A
5610438 Wallace et al. Mar 1997 A
5610624 Bhuva Mar 1997 A
5610625 Sampsell Mar 1997 A
5612713 Bhuva et al. Mar 1997 A
5619061 Goldsmith et al. Apr 1997 A
5619365 Rhoads et al. Apr 1997 A
5619366 Rhoads et al. Apr 1997 A
5629790 Neukermans et al. May 1997 A
5633652 Kanbe et al. May 1997 A
5636052 Arney et al. Jun 1997 A
5638084 Kalt Jun 1997 A
5638946 Zavracky Jun 1997 A
5646768 Kaeriyama Jul 1997 A
5648793 Chen Jul 1997 A
5650834 Nakagawa et al. Jul 1997 A
5650881 Hornbeck Jul 1997 A
5654741 Sampsell et al. Aug 1997 A
5657099 Doherty et al. Aug 1997 A
5659374 Gale, Jr. et al. Aug 1997 A
5665997 Weaver et al. Sep 1997 A
5699075 Miyamoto Dec 1997 A
5726675 Inoue Mar 1998 A
5745193 Urbanus et al. Apr 1998 A
5745281 Yi et al. Apr 1998 A
5754160 Shimizu et al. May 1998 A
5771116 Miller et al. Jun 1998 A
5784189 Bozler et al. Jul 1998 A
5784212 Hornbeck Jul 1998 A
5808780 McDonald Sep 1998 A
5818095 Sampsell Oct 1998 A
5827215 Yoon Oct 1998 A
5828367 Kuga Oct 1998 A
5835255 Miles Nov 1998 A
5842088 Thompson Nov 1998 A
5867302 Fleming Feb 1999 A
5883608 Hashimoto Mar 1999 A
5883684 Millikan et al. Mar 1999 A
5912758 Knipe et al. Jun 1999 A
5943158 Ford et al. Aug 1999 A
5959763 Bozler et al. Sep 1999 A
5966235 Walker Oct 1999 A
5986796 Miles Nov 1999 A
6008785 Hewlett et al. Dec 1999 A
6028690 Carter et al. Feb 2000 A
6037922 Yagyu Mar 2000 A
6038056 Florence et al. Mar 2000 A
6040937 Miles Mar 2000 A
6049317 Thompson et al. Apr 2000 A
6055090 Miles Apr 2000 A
6057903 Colgan et al. May 2000 A
6061075 Nelson et al. May 2000 A
6099132 Kaeriyama Aug 2000 A
6100872 Aratani et al. Aug 2000 A
6113239 Sampsell et al. Sep 2000 A
6147790 Meier et al. Nov 2000 A
6151167 Melville Nov 2000 A
6160833 Floyd et al. Dec 2000 A
6180428 Peeters et al. Jan 2001 B1
6201633 Peeters et al. Mar 2001 B1
6232936 Gove et al. May 2001 B1
6232942 Imoto et al. May 2001 B1
6245590 Wine et al. Jun 2001 B1
6246398 Koo Jun 2001 B1
6275326 Bhalla et al. Aug 2001 B1
6282010 Sulzbach et al. Aug 2001 B1
6295154 Laor et al. Sep 2001 B1
6304297 Swan Oct 2001 B1
6323982 Hornbeck Nov 2001 B1
6324007 Melville Nov 2001 B1
6327071 Kimura Dec 2001 B1
6356085 Ryat et al. Mar 2002 B1
6356254 Kimura Mar 2002 B1
6362912 Lewis et al. Mar 2002 B1
6381022 Zavracky Apr 2002 B1
6429601 Friend et al. Aug 2002 B1
6433907 Lippert et al. Aug 2002 B1
6433917 Mei et al. Aug 2002 B1
6447126 Hornbeck Sep 2002 B1
6465355 Horsley Oct 2002 B1
6466358 Tew Oct 2002 B2
6473274 Maimone et al. Oct 2002 B1
6480177 Doherty et al. Nov 2002 B2
6483456 Huisken Nov 2002 B2
6496122 Sampsell Dec 2002 B2
6501107 Sinclair et al. Dec 2002 B1
6505056 Liou Jan 2003 B1
6507330 Handschy et al. Jan 2003 B1
6507331 Schlangen et al. Jan 2003 B1
6522794 Bischel et al. Feb 2003 B1
6543286 Garverick et al. Apr 2003 B2
6545335 Chua et al. Apr 2003 B1
6548908 Chua et al. Apr 2003 B2
6549338 Wolverton et al. Apr 2003 B1
6552840 Knipe Apr 2003 B2
6574033 Chui et al. Jun 2003 B1
6589625 Kothari et al. Jul 2003 B1
6593934 Liaw et al. Jul 2003 B1
6600201 Hartwell et al. Jul 2003 B2
6606175 Sampsell et al. Aug 2003 B1
6625047 Coleman, Jr. Sep 2003 B2
6630786 Cummings et al. Oct 2003 B2
6632698 Ives Oct 2003 B2
6633306 Marz et al. Oct 2003 B1
6636187 Tajima et al. Oct 2003 B2
6643069 Dewald Nov 2003 B2
6650455 Miles Nov 2003 B2
6666561 Blakley Dec 2003 B1
6674090 Chua et al. Jan 2004 B1
6674562 Miles Jan 2004 B1
6680792 Miles Jan 2004 B2
6690344 Takeuchi et al. Feb 2004 B1
6710908 Miles et al. Mar 2004 B2
6741377 Miles May 2004 B2
6741384 Martin et al. May 2004 B1
6741503 Farris et al. May 2004 B1
6747785 Chen et al. Jun 2004 B2
6762873 Coker et al. Jul 2004 B1
6775047 Leung et al. Aug 2004 B1
6775174 Huffman et al. Aug 2004 B2
6778155 Doherty et al. Aug 2004 B2
6781643 Watanabe et al. Aug 2004 B1
6787384 Okumura Sep 2004 B2
6787438 Nelson Sep 2004 B1
6788520 Behin et al. Sep 2004 B1
6792293 Awan et al. Sep 2004 B1
6794119 Miles Sep 2004 B2
6811267 Allen et al. Nov 2004 B1
6813060 Garcia et al. Nov 2004 B1
6819469 Koba Nov 2004 B1
6822628 Dunphy et al. Nov 2004 B2
6829132 Martin et al. Dec 2004 B2
6853129 Cummings et al. Feb 2005 B1
6853418 Suzuki et al. Feb 2005 B2
6855610 Tung et al. Feb 2005 B2
6859218 Luman et al. Feb 2005 B1
6861277 Monroe et al. Mar 2005 B1
6862022 Slupe Mar 2005 B2
6862029 D'Souza et al. Mar 2005 B1
6862141 Olczak Mar 2005 B2
6867896 Miles Mar 2005 B2
6870581 Li et al. Mar 2005 B2
6882461 Tsai et al. Apr 2005 B1
6903860 Ishii Jun 2005 B2
6972881 Bassetti Dec 2005 B1
7006276 Starkweather et al. Feb 2006 B2
7034783 Gates et al. Apr 2006 B2
7072093 Piehl et al. Jul 2006 B2
7110158 Miles Sep 2006 B2
7123216 Miles Oct 2006 B1
7142346 Chui et al. Nov 2006 B2
7161728 Sampsell et al. Jan 2007 B2
7196837 Sampsell et al. Mar 2007 B2
7242512 Chui et al. Jul 2007 B2
7289259 Chui et al. Oct 2007 B2
7291363 Miller Nov 2007 B2
7327510 Cummings et al. Feb 2008 B2
7339993 Brooks et al. Mar 2008 B1
7342705 Chui et al. Mar 2008 B2
7349139 Chui et al. Mar 2008 B2
7355780 Chui et al. Apr 2008 B2
7366393 Cassarly et al. Apr 2008 B2
7369296 Floyd May 2008 B2
7388697 Chui et al. Jun 2008 B2
7389476 Senda et al. Jun 2008 B2
7400489 Van Brocklin et al. Jul 2008 B2
7489428 Sampsell et al. Feb 2009 B2
7499208 Mignard Mar 2009 B2
7508571 Gally et al. Mar 2009 B2
7515147 Mignard Apr 2009 B2
7532195 Sampsell May 2009 B2
7532385 Lin et al. May 2009 B2
7545550 Gally et al. Jun 2009 B2
7545554 Chui et al. Jun 2009 B2
7551159 Mignard et al. Jun 2009 B2
7560299 Cummings Jul 2009 B2
7561323 Gally et al. Jul 2009 B2
7602375 Chui et al. Oct 2009 B2
7626581 Chui et al. Dec 2009 B2
7675669 Gally et al. Mar 2010 B2
7679627 Sampsell et al. Mar 2010 B2
7710632 Cummings May 2010 B2
7724993 Chui et al. May 2010 B2
7782525 Sampsell et al. Aug 2010 B2
7813026 Sampsell Oct 2010 B2
7843410 Floyd Nov 2010 B2
7864402 Chui et al. Jan 2011 B2
7889163 Chui et al. Feb 2011 B2
7911428 Gally et al. Mar 2011 B2
7920136 Stewart et al. Apr 2011 B2
7948457 Kothari et al. May 2011 B2
7957589 Anderson Jun 2011 B2
7986451 Gally et al. Jul 2011 B2
8004504 Cummings et al. Aug 2011 B2
8009347 Chui et al. Aug 2011 B2
8031133 Gally et al. Oct 2011 B2
8040588 Chui et al. Oct 2011 B2
8045252 Chui et al. Oct 2011 B2
8049713 Sampsell et al. Nov 2011 B2
8054528 Cummings Nov 2011 B2
8085461 Gally et al. Dec 2011 B2
8102407 Gally et al. Jan 2012 B2
8111445 Chui et al. Feb 2012 B2
8111446 Gally et al. Feb 2012 B2
8169688 Sampsell May 2012 B2
8310441 Chui et al. Nov 2012 B2
8405649 Lewis et al. Mar 2013 B2
8514169 Chui et al. Aug 2013 B2
20010003487 Miles Jun 2001 A1
20010026250 Inoue et al. Oct 2001 A1
20010034075 Onoya Oct 2001 A1
20010043171 Van et al. Nov 2001 A1
20010046081 Hayashi et al. Nov 2001 A1
20010051014 Behin et al. Dec 2001 A1
20010052887 Tsutsui et al. Dec 2001 A1
20020000959 Colgan et al. Jan 2002 A1
20020005827 Kobayashi Jan 2002 A1
20020010763 Salo et al. Jan 2002 A1
20020015215 Miles Feb 2002 A1
20020036304 Ehmke et al. Mar 2002 A1
20020050882 Hyman et al. May 2002 A1
20020075226 Lippincott Jun 2002 A1
20020075555 Miles Jun 2002 A1
20020093722 Chan et al. Jul 2002 A1
20020097133 Charvet et al. Jul 2002 A1
20020126354 Jeong et al. Sep 2002 A1
20020126364 Miles Sep 2002 A1
20020179421 Williams et al. Dec 2002 A1
20020186108 Hallbjorner Dec 2002 A1
20020190940 Itoh et al. Dec 2002 A1
20030004272 Power Jan 2003 A1
20030020699 Nakatani et al. Jan 2003 A1
20030030608 Kurumisawa et al. Feb 2003 A1
20030072070 Miles Apr 2003 A1
20030112507 Divelbiss et al. Jun 2003 A1
20030122773 Washio et al. Jul 2003 A1
20030123125 Little Jul 2003 A1
20030137215 Cabuz Jul 2003 A1
20030137521 Zehner et al. Jul 2003 A1
20030164814 Starkweather et al. Sep 2003 A1
20030189536 Ruigt Oct 2003 A1
20030202264 Weber et al. Oct 2003 A1
20030202265 Reboa et al. Oct 2003 A1
20030202266 Ring et al. Oct 2003 A1
20030227429 Shimoshikiryo Dec 2003 A1
20040008396 Stappaerts Jan 2004 A1
20040021658 Chen Feb 2004 A1
20040022044 Yasuoka et al. Feb 2004 A1
20040026757 Crane, Jr. et al. Feb 2004 A1
20040027701 Ishikawa Feb 2004 A1
20040051929 Sampsell et al. Mar 2004 A1
20040058532 Miles et al. Mar 2004 A1
20040080382 Nakanishi et al. Apr 2004 A1
20040080479 Credelle Apr 2004 A1
20040080516 Kurumisawa et al. Apr 2004 A1
20040136596 Oneda et al. Jul 2004 A1
20040145049 McKinnell et al. Jul 2004 A1
20040145553 Sala et al. Jul 2004 A1
20040147056 McKinnell et al. Jul 2004 A1
20040160143 Shreeve et al. Aug 2004 A1
20040169683 Chiu et al. Sep 2004 A1
20040174583 Chen et al. Sep 2004 A1
20040179281 Reboa Sep 2004 A1
20040212026 Van et al. Oct 2004 A1
20040217378 Martin et al. Nov 2004 A1
20040217919 Piehl et al. Nov 2004 A1
20040218334 Martin et al. Nov 2004 A1
20040223204 Mao et al. Nov 2004 A1
20040240032 Miles Dec 2004 A1
20040240138 Martin et al. Dec 2004 A1
20040245588 Nikkel et al. Dec 2004 A1
20040263502 Dallas et al. Dec 2004 A1
20040263944 Miles et al. Dec 2004 A1
20050001545 Aitken et al. Jan 2005 A1
20050001828 Martin et al. Jan 2005 A1
20050012577 Pillans et al. Jan 2005 A1
20050024301 Funston Feb 2005 A1
20050038950 Adelmann Feb 2005 A1
20050057442 Way Mar 2005 A1
20050068583 Gutkowski et al. Mar 2005 A1
20050069209 Damera-Venkata et al. Mar 2005 A1
20050116924 Sauvante et al. Jun 2005 A1
20050174340 Jones Aug 2005 A1
20050212734 Kimura Sep 2005 A1
20050264472 Rast Dec 2005 A1
20050286113 Miles Dec 2005 A1
20050286114 Miles Dec 2005 A1
20060044291 Willis Mar 2006 A1
20060044523 Teijido et al. Mar 2006 A1
20060066542 Chui Mar 2006 A1
20060066586 Gally et al. Mar 2006 A1
20060066594 Tyger Mar 2006 A1
20060066595 Sampsell et al. Mar 2006 A1
20060066601 Kothari et al. Mar 2006 A1
20060066937 Chui Mar 2006 A1
20060066938 Chui Mar 2006 A1
20060077149 Gally et al. Apr 2006 A1
20060077520 Chui et al. Apr 2006 A1
20060103613 Chui May 2006 A1
20060103643 Mathew et al. May 2006 A1
20060114542 Bloom Jun 2006 A1
20060250320 Fuller et al. Nov 2006 A1
20070075942 Martin et al. Apr 2007 A1
20070126673 Djordjev et al. Jun 2007 A1
20070147688 Mathew Jun 2007 A1
20070182707 Kothari Aug 2007 A1
20070205969 Hagood et al. Sep 2007 A1
20070242008 Cummings Oct 2007 A1
20070285385 Albert et al. Dec 2007 A1
20070290961 Sampsell Dec 2007 A1
20080231592 Johnson et al. Sep 2008 A1
20090219309 Sampsell Sep 2009 A1
20090225069 Sampsell Sep 2009 A1
20090273596 Cummings Nov 2009 A1
20100245311 Lewis et al. Sep 2010 A1
20100315398 Chui et al. Dec 2010 A1
20110128307 Gally et al. Jun 2011 A1
20110141163 Gally et al. Jun 2011 A1
20110148751 Gally et al. Jun 2011 A1
20110316861 Gally et al. Dec 2011 A1
20120001962 Chui et al. Jan 2012 A1
20120026176 Cummings Feb 2012 A1
20120044563 Cummings et al. Feb 2012 A1
20120099177 Chui et al. Apr 2012 A1
20120212796 Sampsell Aug 2012 A1
Foreign Referenced Citations (64)
Number Date Country
19526656 Jan 1997 DE
0173808 Mar 1986 EP
0295802 Dec 1988 EP
0300754 Jan 1989 EP
0306308 Mar 1989 EP
0318050 May 1989 EP
0417523 Mar 1991 EP
0467048 Jan 1992 EP
0554109 Aug 1993 EP
0570906 Nov 1993 EP
0608056 Jul 1994 EP
0655725 May 1995 EP
0667548 Aug 1995 EP
0725380 Aug 1996 EP
0852371 Jul 1998 EP
0911794 Apr 1999 EP
1017038 Jul 2000 EP
1039311 Sep 2000 EP
1134721 Sep 2001 EP
1146533 Oct 2001 EP
1239448 Sep 2002 EP
1258860 Nov 2002 EP
1280129 Jan 2003 EP
1341025 Sep 2003 EP
1343190 Sep 2003 EP
1345197 Sep 2003 EP
1381023 Jan 2004 EP
1414011 Apr 2004 EP
1473691 Nov 2004 EP
2851683 Aug 2004 FR
2401200 Nov 2004 GB
63055590 Mar 1988 JP
11352938 Dec 1999 JP
2000075963 Mar 2000 JP
2000121970 Apr 2000 JP
2001324959 Nov 2001 JP
2002072974 Mar 2002 JP
2002175053 Jun 2002 JP
2002341267 Nov 2002 JP
2003058134 Feb 2003 JP
2004004553 Jan 2004 JP
2004029571 Jan 2004 JP
2004145286 May 2004 JP
2008541155 Nov 2008 JP
1019900014917 Oct 1990 KR
1019970004635 Jan 1997 KR
1019990007149 Jan 1999 KR
546672 Aug 2003 TW
552720 Sep 2003 TW
200528388 Sep 2005 TW
WO-9428452 Dec 1994 WO
WO-0108441 Feb 2001 WO
WO-0173937 Oct 2001 WO
WO-02089103 Nov 2002 WO
WO-03015071 Feb 2003 WO
WO-03044765 May 2003 WO
WO-03060940 Jul 2003 WO
WO-03079323 Sep 2003 WO
WO-03090199 Oct 2003 WO
WO-03090241 Oct 2003 WO
WO-2004049034 Jun 2004 WO
WO-2004054088 Jun 2004 WO
WO-2004093041 Oct 2004 WO
WO-2005071651 Aug 2005 WO
Non-Patent Literature Citations (38)
Entry
Miles M.W. et al., 5.3 Digital PaperTM Reflective Displays using Interferometric Modulation, SID Digest, vol. XXXI, 2000, pp. 32-35.
Office Action dated Feb. 11, 2008 in U.S. Appl. No. 11/100,762.
Office Action dated Aug. 11, 2008 in U.S. Appl. No. 11/100,762.
Office Action dated Dec. 4, 2008 in U.S. Appl. No. 11/100,762.
Office Action dated Jan. 20, 2012 in U.S. Appl. No. 12/578,547.
Office Action dated Jun. 28, 2012 in U.S. Appl. No. 12/578,547.
Office Action dated Oct. 8, 2008 in U.S. Appl. No. 11/234,061.
Office Action dated Apr. 30, 2009 in U.S. Appl. No. 11/234,061.
Office Action dated Sep. 18, 2009 in U.S. Appl. No. 11/234,061.
Office Action dated Apr. 14, 2010 in U.S. Appl. No. 11/234,061.
Office Action dated Jan. 28, 2011, in U.S. Appl. No. 11/234,061.
Office Action dated Jul. 11, 2011, in U.S. Appl. No. 11/234,061.
Office Action dated Dec. 30, 2011, in U.S. Appl. No. 11/234,061.
Partial Search Report dated May 7, 2008 for European App. No. 05255639.6.
Extended Search Report dated Aug. 11, 2008 for European App. No. 05255639.6.
Office Action dated May 9, 2008 in Chinese App. No. 200510103441.5.
Office Action dated Apr. 3, 2009 in Chinese App. No. 200510103441.5.
Notice of Reasons for Rejection dated Sep. 29, 2009 in Japanese App. No. 2005-226224.
Notice of Reasons for Rejection dated Feb. 23, 2010 in Japanese App. No. 2005-226224.
Notice of Reasons for Rejection dated Jul. 10, 2012 in Japanese App. No. 2010-228486.
Notice to Submit a Response dated Nov. 30, 2011 in Korean App. No. 10-2005-0084146.
Office Action dated Nov. 23, 2011 in Taiwanese App. No. 094130567.
Office Action dated Dec. 3, 2012 in U.S. Appl. No. 12/578,547.
Office Action dated Jan. 7, 2011 in U.S. Appl. No. 12/851,523.
Office Action dated Jul. 11, 2011 in U.S. Appl. No. 12/851,523.
Office Action dated Dec. 23, 2011 in U.S. Appl. No. 12/851,523.
Official Communication dated Sep. 28, 2012 for European App. No. 05255639.6.
Bains, “Digital Paper Display Technology Holds Promise for Portables,” CommsDesign EE Times, 2000.
Chen, et al., “Low Peak Current Driving Scheme for Passive Matrix-OLED,” SID International Symposium Digest of Technical Papers, May 2003, pp. 504-507.
Lieberman, “MEMS Display Looks to give PDAs Sharper Image.” EE Times (2004).
Lieberman, “MEMS Display Looks to Give PDAs Sharper Image,” EE Times (Feb. 11, 1997).
Lieberman, “Microbridges at heart of new MEMS displays” EE Times (2004).
Miles et al., “10.1: Digital PaperTM for Reflective Displays,” 2002 SID International Symposium Digest of Technical Papers Boston MASID International Symposium Digest of Technical Papers San Jose, 2002, 115-117.
Miles M.W., “MEMS-Based Interferometric Modulator for Display Applications,” Proceedings of SPIE Conference on Micromachined Devices and Components V, Sep. 1999, SPIE vol. 3876, pp. 20-28.
Peroulis et al., “Low contact resistance series MEMS switches”, 2002, pp. 223-226, vol. 1, IEEE MTTS International Microwave Symposium Digest, New York, NY.
Seeger, et al., “Stabilization of Electrostatically Actuated Mechanical Devices,” International Conference on Solid State Sensors and Actuators, 1997, vol. 2, 1133-1136.
U.S. Appl. No. 08/554,630, filed Nov. 6, 1995 (Abandoned).
U.S. Appl. No. 60/613,419, filed Sep. 27, 2004 (Expired).
Related Publications (1)
Number Date Country
20130063335 A1 Mar 2013 US
Provisional Applications (2)
Number Date Country
60613483 Sep 2004 US
60613419 Sep 2004 US
Continuations (1)
Number Date Country
Parent 11234061 Sep 2005 US
Child 13672558 US
Continuation in Parts (1)
Number Date Country
Parent 11100762 Apr 2005 US
Child 11234061 US