Claims
- 1. Method for parallel production of a MOS transistor in an MOS area of a substrate and a bipolar transistor in a bipolar area of the substrate, comprising:
a) generating a MOS preparation structure in the MOS area, wherein the MOS preparation structure comprises an area provided for a channel, a gate dielectric, a gate electrode layer and a mask layer on the gate electrode layer; b) generating a bipolar preparation structure in the bipolar area, wherein the bipolar preparation structure comprises a conductive layer and a mask layer on the conductive layer; c) common structuring of the gate electrode layer and the conductive layer by using the mask layers for defining a gate electrode in the MOS area and a base terminal area and/or emitter collector terminal area in the bipolar area; d) thinning the mask layer in the area of the gate electrode, so that a thinned mask layer remains in the area of the gate electrode; and e) doping the conductive layer in the area of the gate electrode across the thinned mask layer.
- 2. Method according to claim 1, wherein the mask layer has a first and a second isolation layer.
- 3. Method according to claim 2, wherein in step d) a selective etching of the second isolation layer is performed down to the first isolation layer.
- 4. Method according to claim 1, wherein the mask layer in the MOS area and the mask layer in the bipolar area is generated by common depositing of at least one isolation layer.
- 5. Method according to claim 4, which further comprises the step of structuring the mask layer in the MOS area for defining the gate electrode and in the bipolar area for defining the base terminal area and/or collector area.
- 6. Method according to claim 1, further comprising a step of common depositing of the conductive layer in the bipolar area and at least part of the gate electrode layer in the MOS area.
- 7. Method according to claim 6, wherein the gate electrode layer has a first and a second gate electrode part layer, wherein the second gate electrode part layer is deposited in the bipolar area together with the conductive layer.
- 8. Method according to claim 1, wherein prior to the common structuring a thinning of the gate electrode layer is performed.
- 9. Method according to claim 1, wherein in step d) in the bipolar area a base terminal area and a window disposed therein for doping a collector area and/or a base area are structured from the conductive layer.
- 10. Method according to claim 1, wherein in step d) in the bipolar area, a collector terminal area and an emitter terminal area are structured from the conductive layer.
- 11. Method according to claim 1, wherein on the mask layer an antireflection layer is generated.
- 12. Method according to claim 1, further comprising, after step d), doping of a collector area and/or a base area in the bipolar area, and a common doping of a source area and/or drain area in the channel area and the gate electrode.
- 13. Method according claim 1, wherein step d) further comprises simultaneous etching of the gate electrode layer and conductive layer.
- 14. Method according to claim 1, further comprising a step of simultaneously generating isolating spacing layers on side walls of the gate electrode layer in the MOS area and the conductive layer in the bipolar area, wherein the isolating spacing layers in the MOS area serve for the definition of areas to be doped in the MOS area and for the isolation of a base area and an emitter area in the bipolar area.
- 15. Method according to claim 14, wherein the step of simultaneously generating spacing layers comprises applying first and second spacing layers and a selective etching of the first spacing layer and the second spacing layer.
- 16. Method according to claim 1, further comprising a parallel generation of one or several devices of the group, which comprises a varactor diode and a MOS capacitor.
- 17. A method for parallel production of a MOS transistor in an MOS area of a substrate and a bipolar transistor in a bipolar area of the substrate, comprising:
a) providing the MOS area; b) providing the bipolar area; and b) performing in common at least one MOS transistor fabrication operation in the MOS area and at least one bipolar transistor fabrication operation in the bipolar area. elements of both the MOS transistor and the bipolar transistor.
- 18. The method of claim 17, wherein step b) further comprises forming a gate electrode layer in the MOS area and a conductive layer in the bipolar area.
- 19. The method of claim 18, wherein step b) further comprises employing mask layers to define a gate electrode in the MOS area and to define at least one of a base terminal area and an emitter-collector terminal area in the bipolar area.
- 20. The method of claim 18, further comprising simultaneous etching of the gate electrode layer and conductive layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10138648.6 |
Aug 2001 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/EP02/07312, filed Jul. 02, 2002, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP02/07312 |
Jul 2002 |
US |
Child |
10774349 |
Feb 2004 |
US |