Claims
- 1. An integrated dual sensitivity photodetector disposed in a single Indium Gallium Arsenide semiconductor substrate comprising:
a region with a relatively high sensitivity photodetector; and a lower sensitivity region with a relatively lower sensitivity photodetector; whereas said dual sensitivity photodetector is capable of both providing an aiming signal to an optical aiming circuit and receiving a modulated optical high speed data signal.
- 2. The photodetector of claim 1 wherein the photodetectors are Indium Gallium Arsenide photodiodes.
- 3. The photodetector of claim 1 wherein the high sensitivity region is centrally located and the lower sensitivity region is substantially arrayed about the high sensitivity region.
- 4. The photodetector of claim 3 wherein the photodetector is capable of receiving a modulated optical signal with a wavelength in the range of 0.9 to 1.7 m.
- 5. The photodetector of claim 2 wherein the relatively high sensitivity photodetector region comprises an avalanche photodetector.
- 6. The photodetector of claim 5 wherein the relatively lower sensitivity photodetector region comprises a p/intrinsic/n type photodiode (p-i-n).
- 7. A photodetector circuit comprising:
an integrated dual sensitivity photodetector disposed in a planar semiconductor material comprising a central region comprising a relatively high sensitivity photodiode device; a surrounding region comprising a relatively lower sensitivity photodiode wherein the central region and the surrounding region are substantially symmetrically arrayed about a central point and the two regions are radially separated into matched segments; and individual bias voltage means wherein a bias voltage is applied across each device separately such that the signal performance of each photodiode device is optimized.
- 8. An InGaAs optical communication receiver integrated on a single chip comprising:
an InGaAs avalanche photodiode formed on the chip; a plurality of InGaAs p-i-n photodiodes formed on the chip and positioned about the InGaAs avalanche photodiode; and separate bias means for the InGaAs avalanche photodiode and the InGaAs p-i-n photodiodes for separately biasing the photodiodes.
- 9. A method of manufacturing an integrated dual sensitivity photodetector comprising a central region with a relatively high sensitivity avalanche photodetector and a lower sensitivity region with a relatively lower sensitivity p-i-n photodetector, disposed in a single avalanche photodiode wafer structure comprising an InP gain layer, a field control layer, speed up layers, an Indium Gallium Arsenide absorption layer and an InP substrate layer, said method comprising the steps of:
(a) depositing a first mask layer of SiNx on said avalanche photodiode wafer; (b) opening holes in said mask layer where said low sensitivity p-i-n photodetectors are to be formed; (c) executing a deep diffusion through the APD gain, field control, and speed up layers to form the p-i-n photodetector; (d) removing said first mask layer of SiNx; (e) depositing a second SiNx mask layer; (f) opening holes in said second SiNx mask layer to form a pattern for said avalanche photodetector; (g) executing a diffusion to a depth such that the p-n junction is formed in the undoped InP gain region of said avalanche photodiode wafer structure; and (h) attaching separate electrical contacts to the anodes and cathodes of said p-i-n photodetector and said avalanche photodetector separately so as to provide independent bias control for the two devices.
RELATED APPLICATIONS
[0001] This application claims the priority of Provisional Patent Application Ser. No. 60/206,346, filed May 23, 2000, the entire disclosure of which is expressly incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60206346 |
May 2000 |
US |