Claims
- 1. An integrated dual sensitivity photodetector disposed in a single Indium Gallium Arsenide semiconductor substrate comprising:a region having a relatively high sensitivity photodetector; and a lower sensitivity region having a relatively lower sensitivity photodetector; wherein said dual sensitivity photodetector is capable of both providing an aiming signal to an optical aiming circuit and receiving a modulated optical high speed data signal.
- 2. The photodetector of claim 1 wherein the photodetectors are Indium Gallium Arsenide photodiodes.
- 3. The photodetector of claim 1 wherein the high sensitivity region is centrally located and the lower sensitivity region is substantially arrayed about the high sensitivity region.
- 4. The photodetector of claim 3 wherein the photodetector is capable of receiving a modulated optical signal with a wavelength in the range of 0.9 to 1.7 μm.
- 5. The photodetector of claim 2 wherein the relatively high sensitivity photodetector region comprises an avalanche photodetector.
- 6. The photodetector of claim 5 wherein the relatively lower sensitivity photodetector region comprises a p/intrinsic/n type photodiode (p-i-n).
- 7. A photodetector circuit comprising:an integrated dual sensitivity photodetector disposed in a planar semiconductor material comprising a central region comprising a relatively high sensitivity photodiode device; a surrounding region comprising a relatively lower sensitivity photodiode wherein the central region and the surrounding region are substantially symmetrically arrayed about a central point and the two regions are radially separated into matched segments; and individual bias voltage means wherein a bias voltage is applied across each device separately such that the signal performance of each photodiode device is optimized.
- 8. An InGaAs optical communication receiver integrated on a single chip comprising:an InGaAs avalanche photodiode formed on the chip; a plurality of InGaAs p-i-n photodiodes formed on the chip and positioned about the InGaAs avalanche photodiode; and separate bias means for the InGaAs avalanche photodiode and the InGaAs p-i-n photodiodes for separately biasing the photodiodes.
- 9. An InGaAs photodetector comprising:an avalanche photodiode formed on a substrate; and at least one p-i-n photodiode formed on the substrate, wherein the avalanche photodiode and the at least one p-i-n photodiode can be independently biased.
- 10. The photodetector of claim 9, further comprising a plurality of p-i-n photodiodes formed on the substrate.
- 11. The photodetector of claim 10, wherein the plurality of p-i-n photodiodes are positioned about the periphery of the avalanche photodiode.
- 12. The photodetector of claim 9, wherein the at least one p-i-n photodiode tracks a signal emitted by the avalanche photodiode.
- 13. The photodetector of claim 9, wherein the avalanche photodiode comprises a high-speed photodiode.
- 14. The photodetector of claim 9, wherein the avalanche photodiode operates at wavelengths of between 0.9 μm and 1.7 μm.
- 15. The photodetector of claim 9, wherein the at least one p-i-n photodiode operates with a zero bias voltage.
RELATED APPLICATIONS
This application claims the priority of Provisional Patent Application Ser. No. 60/206,346, filed May 23, 2000, the entire disclosure of which is expressly incorporated herein by reference.
US Referenced Citations (7)
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/206346 |
May 2000 |
US |