Claims
- 1. A hold time margin monitoring circuit for monitoring the hold time of a monitored circuit that includes a transmitting flip-flop, a receiving flip-flop clocked by a receive clock signal, and a combinatorial delay path between the output of the transmitting flip-flop and the input of the receiving flip-flop, the set up time monitoring circuit comprising:
- a test flip-flop clocked by a test clock signal for receiving the same signal as the receiving flip-flop;
- margin defining means for providing a hold margin for the test flip-flop that is less than the hold margin for the receiving flip-flop of the monitored circuit; and
- comparison means for comparing the output of the receiving flip-flop and said test flip-flop to provide an output indicative of whether hold time failure occurred at said receive flip-flop.
- 2. The hold time margin monitoring circuit of claim 1 wherein said margin defining means includes means for delaying said test clock signal relative to the receive clock signal.
Parent Case Info
This is a division of application Ser. No. 07/767,734 filed Sep. 30, 1991 now U.S. Pat. No. 5,291,141, issued Mar. 1, 1994.
US Referenced Citations (10)
Divisions (1)
|
Number |
Date |
Country |
Parent |
767734 |
Sep 1991 |
|