Number | Name | Date | Kind |
---|---|---|---|
5812416 | Gupte et al. | Sep 1998 | A |
5903475 | Gupte et al. | May 1999 | A |
5923867 | Hand | Jul 1999 | A |
5953519 | Fura | Sep 1999 | A |
5963454 | Dockser et al. | Oct 1999 | A |
6026226 | Heile et al. | Feb 2000 | A |
6076180 | Meyer | Jun 2000 | A |
6077304 | Kasuya | Jun 2000 | A |
6083269 | Graef et al. | Jul 2000 | A |
6128025 | Bright et al. | Oct 2000 | A |
6141630 | McNamara et al. | Oct 2000 | A |
6161211 | Southgate | Dec 2000 | A |
6263483 | Dupenloup | Jul 2001 | B1 |
6289498 | Dupenloup | Sep 2001 | B1 |
Entry |
---|
P.C. Ward et al., Behavioral Fault Simulation in VHDL, ACM/IEEE Design Automation Conference, pp. 587-593, Jun. 1990.* |
S. Kapoor et al., An Automatic Test Bench Generation System, 1994 VHDL International Users Forum, pp. 8-17, May 1994.* |
Corno, et al., “Automatic Test Bench Generation for Validation of RT-Level Descriptions” IEEE Design Automation and Test Conference, Paris, Mar. 2000. |